

# 74HCT107D-Q100J Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number 74HCT107D-Q100J-DG

Manufacturer Nexperia USA Inc.

Manufacturer Product Number 74HCT107D-Q100J

Description IC FF JK TYPE DUAL 1BIT 14SO

Detailed Description Flip Flop 2 Element JK Type 1 Bit Negative Edge 14-

SOIC (0.154", 3.90mm Width)



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



## **Purchase and inquiry**

| Manufacturer Product Number:       | Manufacturer:                  |
|------------------------------------|--------------------------------|
| 74HCT107D-Q100J                    | Nexperia USA Inc.              |
| Series:                            | Product Status:                |
| 74HCT                              | Active                         |
| Function:                          | Type:                          |
| Reset                              | JK Type                        |
| Output Type:                       | Number of Elements:            |
| Complementary                      | 2                              |
| Number of Bits per Element:        | Clock Frequency:               |
| 1                                  | 66 MHz                         |
| Max Propagation Delay @ V, Max CL: | Trigger Type:                  |
| 17ns @ 5V, 15pF                    | Negative Edge                  |
| Current - Output High, Low:        | Voltage - Supply:              |
| 4mA, 4mA                           | 4.5V ~ 5.5V                    |
| Current - Quiescent (Iq):          | Input Capacitance:             |
| 4 μΑ                               | 3.5 pF                         |
| Operating Temperature:             | Grade:                         |
| -40°C ~ 125°C (TA)                 | Automotive                     |
| Qualification:                     | Mounting Type:                 |
| AEC-Q100                           | Surface Mount                  |
| Supplier Device Package:           | Package / Case:                |
| 14-50                              | 14-SOIC (0.154", 3.90mm Width) |
| Base Product Number:               |                                |
| 74HCT107                           |                                |

## **Environmental & Export classification**

| RoHS Status:     | Moisture Sensitivity Level (MSL): |
|------------------|-----------------------------------|
| ROHS3 Compliant  | 1 (Unlimited)                     |
| REACH Status:    | ECCN:                             |
| REACH Unaffected | EAR99                             |
| HTSUS:           |                                   |
| 8542.39.0001     |                                   |



Dual JK flip-flop with reset; negative-edge trigger

Rev. 4 — 20 February 2024

Product data sheet

## 1. General description

The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock  $(\overline{CP})$  and reset  $(\overline{R})$  inputs and complementary Q and  $\overline{Q}$  outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of  $V_{CC}$ .

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

#### 2. Features and benefits

- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
  - Specified from -40 °C to +85 °C and from -40 °C to +125 °C
- Wide supply voltage range from 2.0 V to 6.0 V
- · CMOS low power dissipation
- · High noise immunity
- · Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
- Complies with JEDEC standards:
  - JESD8C (2.7 V to 3.6 V)
  - JESD7A (2.0 V to 6.0 V)
- Input levels:
  - For 74HC107-Q100: CMOS level
  - For 74HCT107-Q100: TTL level
- ESD protection:
  - HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
  - CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

## 3. Ordering information

**Table 1. Ordering information** 

| Type number                     | Package           |         |                                                                        |          |  |  |  |  |  |  |
|---------------------------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|                                 | Temperature range | Name    | Description                                                            | Version  |  |  |  |  |  |  |
| 74HC107D-Q100<br>74HCT107D-Q100 | -40 °C to +125 °C | SO14    | plastic small outline package; 14 leads;<br>body width 3.9 mm          | SOT108-1 |  |  |  |  |  |  |
| 74HC107PW-Q100                  | -40 °C to +125 °C | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |  |  |  |  |  |  |



## 4. Functional diagram



## 5. Pinning information

#### 5.1. Pinning



#### 5.2. Pin description

Table 2. Pin description

| Symbol          | Pin    | Description                              |
|-----------------|--------|------------------------------------------|
| 1J, 2J          | 1, 8   | synchronous J input                      |
| 1Q, 2Q          | 2, 6   | complement output                        |
| 1Q, 2Q          | 3, 5   | true output                              |
| 1K, 2K          | 4, 11  | synchronous K input                      |
| 1CP, 2CP        | 12, 9  | clock input (HIGH-to-LOW edge-triggered) |
| 1R, 2R          | 13, 10 | asynchronous reset input (active LOW)    |
| GND             | 7      | ground (0 V)                             |
| V <sub>CC</sub> | 14     | supply voltage                           |

## 6. Functional description

#### Table 3. Function table

H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the HIGH-to-LOW clock transition;

L = LOW voltage level; I = LOW voltage level one set-up time prior to the HIGH-to-LOW clock transition;

q = state of referenced output one set-up time prior to the HIGH-to-LOW clock transition; X = don't care;

↓ = HIGH-to-LOW clock transition.

| Input |          |   | Output |   | Operating mode |                    |
|-------|----------|---|--------|---|----------------|--------------------|
| R     | CP       | J | K      | Q | Q              |                    |
| L     | Х        | Х | Х      | L | Н              | asynchronous reset |
| Н     | <b>\</b> | h | h      | q | q              | toggle             |
| Н     | <b>\</b> | I | h      | L | Н              | load 0 (reset)     |
| Н     | <b>\</b> | h | I      | Н | L              | load 1 (set)       |
| Н     | <b>\</b> | I | I      | q | q              | hold (no change)   |

## 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                  |     | Min  | Max  | Unit |
|------------------|-------------------------|-------------------------------------------------------------|-----|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                             |     | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ | [1] | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{O}$ < -0.5 V or $V_{O}$ > $V_{CC}$ + 0.5 V              | [1] | -    | ±20  | mA   |
| Io               | output current          | $V_{O} = -0.5 \text{ V to } V_{CC} + 0.5 \text{ V}$         |     | -    | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                             |     | -    | 50   | mA   |
| I <sub>GND</sub> | ground current          |                                                             |     | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                             |     | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = -40 °C to +125 °C                        | [2] | -    | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 8. Recommended operating conditions

#### Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V)

| Symbol           | Parameter                           | Conditions              | 74H | 74HC107-Q100 |                 |     | CT107-C | Q100            | Unit |
|------------------|-------------------------------------|-------------------------|-----|--------------|-----------------|-----|---------|-----------------|------|
|                  |                                     |                         | Min | Тур          | Max             | Min | Тур     | Max             |      |
| V <sub>CC</sub>  | supply voltage                      |                         | 2.0 | 5.0          | 6.0             | 4.5 | 5.0     | 5.5             | V    |
| VI               | input voltage                       |                         | 0   | -            | V <sub>CC</sub> | 0   | -       | V <sub>CC</sub> | V    |
| Vo               | output voltage                      |                         | 0   | -            | V <sub>CC</sub> | 0   | -       | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                         | -40 | +25          | +125            | -40 | +25     | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 2.0 V | -   | -            | 625             | -   | -       | -               | ns/V |
|                  |                                     | V <sub>CC</sub> = 4.5 V | -   | 1.67         | 139             | -   | 1.67    | 139             | ns/V |
|                  |                                     | V <sub>CC</sub> = 6.0 V | -   | -            | 83              | -   | -       | -               | ns/V |

<sup>[2]</sup> For SOT108-1 (SO14) package: P<sub>tot</sub> derates linearly with 10.1 mW/K above 100 °C. For SOT402-1 (TSSOP14) package: P<sub>tot</sub> derates linearly with 7.3 mW/K above 81 °C.

## 9. Static characteristics

#### **Table 6. Static characteristics**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                | Conditions                                                                                |      | 25 °C |      | -40 °C t | o +85 °C | -40 °C to +125 °C |      | Unit |
|-----------------|--------------------------|-------------------------------------------------------------------------------------------|------|-------|------|----------|----------|-------------------|------|------|
|                 |                          |                                                                                           | Min  | Тур   | Max  | Min      | Max      | Min               | Max  |      |
| 74HC10          | 7-Q100                   |                                                                                           |      |       |      |          |          |                   |      |      |
| V <sub>IH</sub> | HIGH-level               | V <sub>CC</sub> = 2.0 V                                                                   | 1.5  | 1.2   | -    | 1.5      | -        | 1.5               | -    | V    |
|                 | input voltage            | V <sub>CC</sub> = 4.5 V                                                                   | 3.15 | 2.4   | -    | 3.15     | -        | 3.15              | -    | ٧    |
|                 |                          | V <sub>CC</sub> = 6.0 V                                                                   | 4.2  | 3.2   | -    | 4.2      | -        | 4.2               | -    | ٧    |
| V <sub>IL</sub> | LOW-level                | V <sub>CC</sub> = 2.0 V                                                                   | -    | 0.8   | 0.5  | -        | 0.5      | -                 | 0.5  | ٧    |
|                 | input voltage            | V <sub>CC</sub> = 4.5 V                                                                   | -    | 2.1   | 1.35 | -        | 1.35     | -                 | 1.35 | ٧    |
|                 |                          | V <sub>CC</sub> = 6.0 V                                                                   | -    | 2.8   | 1.8  | -        | 1.8      | -                 | 1.8  | ٧    |
| V <sub>OH</sub> | HIGH-level               | $V_I = V_{IH}$ or $V_{IL}$                                                                |      |       |      |          |          |                   |      |      |
|                 | output voltage           | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 2.0 V                                          | 1.9  | 2.0   | -    | 1.9      | -        | 1.9               | -    | ٧    |
|                 |                          | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 4.5 V                                          | 4.4  | 4.5   | -    | 4.4      | -        | 4.4               | -    | ٧    |
|                 |                          | I <sub>O</sub> = -20 μA; V <sub>CC</sub> = 6.0 V                                          | 5.9  | 6.0   | -    | 5.9      | -        | 5.9               | -    | V    |
|                 |                          | I <sub>O</sub> = -4.0 mA; V <sub>CC</sub> = 4.5 V                                         | 3.98 | 4.32  | -    | 3.84     | -        | 3.7               | -    | ٧    |
|                 |                          | $I_{O}$ = -5.2 mA; $V_{CC}$ = 6.0 V                                                       | 5.48 | 5.81  | -    | 5.34     | -        | 5.2               | -    | ٧    |
| V <sub>OL</sub> | LOW-level                | $V_I = V_{IH}$ or $V_{IL}$                                                                |      |       |      |          |          |                   |      |      |
|                 | output voltage           | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 2.0 V                                           | -    | 0     | 0.1  | -        | 0.1      | -                 | 0.1  | V    |
|                 |                          | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 4.5 V                                           | -    | 0     | 0.1  | -        | 0.1      | -                 | 0.1  | ٧    |
|                 |                          | I <sub>O</sub> = 20 μA; V <sub>CC</sub> = 6.0 V                                           | -    | 0     | 0.1  | -        | 0.1      | -                 | 0.1  | ٧    |
|                 |                          | I <sub>O</sub> = 4.0 mA; V <sub>CC</sub> = 4.5 V                                          | -    | 0.15  | 0.26 | -        | 0.33     | -                 | 0.4  | V    |
|                 |                          | I <sub>O</sub> = 5.2 mA; V <sub>CC</sub> = 6.0 V                                          | -    | 0.16  | 0.26 | -        | 0.33     | -                 | 0.4  | ٧    |
| l <sub>l</sub>  | input leakage<br>current | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0 \text{ V}$                                           | -    | -     | ±0.1 | -        | ±1.0     | -                 | ±1.0 | μA   |
| I <sub>CC</sub> | supply current           | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 6.0 \text{ V}$                           | -    | -     | 4.0  | -        | 40       | -                 | 80   | μΑ   |
| C <sub>I</sub>  | input<br>capacitance     |                                                                                           | -    | 3.5   | -    |          |          |                   |      | pF   |
| 74HCT1          | 07-Q100                  |                                                                                           |      |       |      |          |          |                   |      |      |
| V <sub>IH</sub> | HIGH-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V                                                          | 2.0  | 1.6   | -    | 2.0      | -        | 2.0               | -    | V    |
| V <sub>IL</sub> | LOW-level input voltage  | V <sub>CC</sub> = 4.5 V to 5.5 V                                                          | -    | 1.2   | 0.8  | -        | 0.8      | -                 | 8.0  | V    |
| V <sub>OH</sub> | HIGH-level               | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5$ V                                             |      |       |      |          |          |                   |      |      |
|                 | output voltage           | I <sub>O</sub> = -20 μA                                                                   | 4.4  | 4.5   | -    | 4.4      | -        | 4.4               | -    | V    |
|                 |                          | I <sub>O</sub> = -4 mA                                                                    | 3.98 | 4.32  | -    | 3.84     | -        | 3.7               | -    | V    |
| V <sub>OL</sub> | LOW-level                | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                     |      |       |      |          |          |                   |      |      |
|                 | output voltage           | Ι <sub>O</sub> = 20 μΑ                                                                    | -    | 0     | 0.1  | -        | 0.1      | -                 | 0.1  | V    |
|                 |                          | I <sub>O</sub> = 4.0 mA                                                                   | -    | 0.16  | 0.26 | -        | 0.33     | -                 | 0.4  | V    |
| I <sub>I</sub>  | input leakage<br>current | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                           | -    | -     | ±0.1 | -        | ±1.0     | -                 | ±1.0 | μΑ   |
| I <sub>CC</sub> | supply current           | V <sub>I</sub> = V <sub>CC</sub> or GND; I <sub>O</sub> = 0 A;<br>V <sub>CC</sub> = 5.5 V | -    | -     | 4.0  | -        | 40       | -                 | 80   | μA   |

#### Dual JK flip-flop with reset; negative-edge trigger

| Symbol           | Parameter                 | Conditions                                                                                                                                    |     | 25 °C |     | -40 °C to +85 °C |     | -40 °C to +125 °C |     | Unit |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------------------|-----|-------------------|-----|------|
|                  |                           |                                                                                                                                               | Min | Тур   | Max | Min              | Max | Min               | Max |      |
| ΔI <sub>CC</sub> | additional supply current | per input pin;<br>$V_I = V_{CC} - 2.1 \text{ V}; I_O = 0 \text{ A};$<br>other inputs at $V_{CC}$ or GND;<br>$V_{CC} = 4.5 \text{ V}$ to 5.5 V |     |       |     |                  |     |                   |     |      |
|                  |                           | pin n <del>CP</del> , nJ                                                                                                                      | -   | 100   | 360 | -                | 450 | -                 | 490 | μΑ   |
|                  |                           | pin nR                                                                                                                                        | -   | 65    | 234 | -                | 293 | -                 | 319 | μΑ   |
|                  |                           | pin nK                                                                                                                                        | -   | 60    | 216 | -                | 270 | -                 | 294 | μΑ   |
| C <sub>I</sub>   | input<br>capacitance      |                                                                                                                                               | -   | 3.5   | -   | -                | -   | -                 | -   | pF   |

## 10. Dynamic characteristics

#### **Table 7. Dynamic characteristics**

GND (ground = 0 V);  $C_L$  = 50 pF unless otherwise specified; for test circuit, see Fig. 6

| Symbol          | Parameter   | Conditions                                      |     | 25 °C |     | -40 °C t | o +85 °C | -40 °C to +125 °C |     | Unit |
|-----------------|-------------|-------------------------------------------------|-----|-------|-----|----------|----------|-------------------|-----|------|
|                 |             |                                                 | Min | Тур   | Max | Min      | Max      | Min               | Max |      |
| 74HC10          | 7-Q100      |                                                 | '   |       |     |          |          |                   |     |      |
| t <sub>pd</sub> | propagation | nCP to nQ; see Fig. 4 [1]                       |     |       |     |          |          |                   |     |      |
|                 | delay       | V <sub>CC</sub> = 2.0 V                         | -   | 52    | 160 | -        | 200      | -                 | 240 | ns   |
|                 |             | V <sub>CC</sub> = 4.5 V                         | -   | 19    | 32  | -        | 40       | -                 | 48  | ns   |
|                 |             | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF | -   | 16    | -   | -        | -        | -                 | -   | ns   |
|                 |             | V <sub>CC</sub> = 6.0 V                         | -   | 15    | 27  | -        | 34       | -                 | 41  | ns   |
|                 |             | nCP to nQ; see Fig. 4                           |     |       |     |          |          |                   |     |      |
|                 |             | V <sub>CC</sub> = 2.0 V                         | -   | 52    | 160 | -        | 200      | -                 | 240 | ns   |
|                 |             | V <sub>CC</sub> = 4.5 V                         | -   | 19    | 32  | -        | 40       | -                 | 48  | ns   |
|                 |             | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF | -   | 16    | -   | -        | -        | -                 | -   | ns   |
|                 |             | V <sub>CC</sub> = 6.0 V                         | -   | 15    | 27  | -        | 34       | -                 | 41  | ns   |
|                 |             | nR to nQ, nQ; see Fig. 5                        |     |       |     |          |          |                   |     |      |
|                 |             | V <sub>CC</sub> = 2.0 V                         | -   | 52    | 155 | -        | 195      | -                 | 235 | ns   |
|                 |             | V <sub>CC</sub> = 4.5 V                         | -   | 19    | 31  | -        | 39       | -                 | 47  | ns   |
|                 |             | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF | -   | 16    | -   | -        | -        | -                 | -   | ns   |
|                 |             | V <sub>CC</sub> = 6.0 V                         | -   | 15    | 26  | -        | 33       | -                 | 40  | ns   |
| t <sub>t</sub>  | transition  | $nQ, n\overline{Q}; see \underline{Fig. 4}$ [2] |     |       |     |          |          |                   |     |      |
|                 | time        | V <sub>CC</sub> = 2.0 V                         | -   | 19    | 75  | -        | 95       | -                 | 110 | ns   |
|                 |             | V <sub>CC</sub> = 4.5 V                         | -   | 7     | 15  | -        | 19       | -                 | 22  | ns   |
|                 |             | V <sub>CC</sub> = 6.0 V                         | -   | 6     | 13  | -        | 16       | -                 | 19  | ns   |

### Dual JK flip-flop with reset; negative-edge trigger

| Symbol           | Parameter                           | Conditions                                                    |     | 25 °C |     | -40 °C t | o +85 °C | -40 °C to +125 °C |     | Unit |
|------------------|-------------------------------------|---------------------------------------------------------------|-----|-------|-----|----------|----------|-------------------|-----|------|
|                  |                                     |                                                               | Min | Тур   | Max | Min      | Max      | Min               | Max |      |
| t <sub>W</sub>   | pulse width                         | nCP input, HIGH or LOW; see Fig. 4                            |     |       |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                       | 80  | 22    | -   | 100      | -        | 120               | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 16  | 8     | -   | 20       | -        | 24                | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 14  | 6     | -   | 17       | -        | 20                | -   | ns   |
|                  |                                     | nR input, HIGH or LOW; see Fig. 5                             |     |       |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                       | 80  | 22    | -   | 100      | -        | 120               | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 16  | 8     | -   | 20       | -        | 24                | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 14  | 6     | -   | 17       | -        | 20                | -   | ns   |
| t <sub>rec</sub> | recovery                            | nR to nCP; see Fig. 5                                         |     |       |     |          |          |                   |     |      |
|                  | time                                | V <sub>CC</sub> = 2.0 V                                       | 60  | 19    | -   | 75       | -        | 90                | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 12  | 7     | -   | 15       | -        | 18                | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 20  | 6     | -   | 13       | -        | 15                | -   | ns   |
| t <sub>su</sub>  | set-up time                         | nJ, nK to nCP; see Fig. 4                                     |     |       |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                       | 100 | 22    | -   | 125      | -        | 150               | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 20  | 8     | -   | 25       | -        | 30                | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 17  | 6     | -   | 21       | -        | 26                | -   | ns   |
| t <sub>h</sub>   | hold time                           | nJ, nK to nCP; see Fig. 4                                     |     |       |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 2.0 V                                       | 3   | -6    | -   | 3        | -        | 3                 | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 3   | -2    | -   | 3        | -        | 3                 | -   | ns   |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 3   | -2    | -   | 3        | -        | 3                 | -   | ns   |
| f <sub>max</sub> | maximum                             | nCP input; see Fig. 4                                         |     |       |     |          |          |                   |     |      |
|                  | frequency                           | V <sub>CC</sub> = 2.0 V                                       | 6   | 23    | -   | 4.8      | -        | 4.0               | -   | MHz  |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | 30  | 70    | -   | 24       | -        | 20                | -   | MHz  |
|                  |                                     | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF               | -   | 78    | -   | -        | -        | -                 | -   | MHz  |
|                  |                                     | V <sub>CC</sub> = 6.0 V                                       | 35  | 85    | -   | 28       | -        | 24                | -   | MHz  |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | per flip-flop; [3]<br>V <sub>I</sub> = GND to V <sub>CC</sub> | -   | 30    | -   | -        | -        | -                 | -   | pF   |
| 74HCT1           | 07-Q100                             |                                                               |     |       |     |          |          |                   |     |      |
| t <sub>pd</sub>  | propagation                         | nCP to nQ; see Fig. 4 [1]                                     |     |       |     |          |          |                   |     |      |
| ρ                | delay                               | V <sub>CC</sub> = 4.5 V                                       | -   | 19    | 36  | -        | 45       | -                 | 54  | ns   |
|                  |                                     | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF               | -   | 16    | _   | -        | -        | _                 | -   | ns   |
|                  |                                     | nCP to nQ; see Fig. 4                                         |     |       |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | -   | 21    | 36  | -        | 45       | _                 | 54  | ns   |
|                  |                                     | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF               | -   | 18    | -   | -        | -        | _                 | -   | ns   |
|                  |                                     | $n\overline{R}$ to $nQ$ , $n\overline{Q}$ ; see Fig. 5        |     | _     |     |          |          |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                       | -   | 20    | 38  | -        | 48       | _                 | 57  | ns   |
|                  |                                     | $V_{CC} = 5.0 \text{ V}; C_L = 15 \text{ pF}$                 | -   | 17    | -   | -        | -        | _                 | -   | ns   |
| t <sub>t</sub>   | transition                          | $nQ, n\overline{Q}; see \underline{Fig. 4}$ [2]               |     |       |     |          |          |                   |     |      |
| •                | time                                | V <sub>CC</sub> = 4.5 V                                       | _   | 7     | 15  | _        | 19       | _                 | 22  | ns   |

#### **Nexperia**

## 74HC107-Q100; 74HCT107-Q100

#### Dual JK flip-flop with reset; negative-edge trigger

| Symbol           | Parameter                           | Conditions                                                        | 25 °C |     |     | -40 °C to +85 °C |     | -40 °C to +125 °C |     | Unit |
|------------------|-------------------------------------|-------------------------------------------------------------------|-------|-----|-----|------------------|-----|-------------------|-----|------|
|                  |                                     |                                                                   | Min   | Тур | Max | Min              | Max | Min               | Max |      |
| t <sub>W</sub>   | w pulse width                       | nCP input, HIGH or LOW; see Fig. 4                                |       |     |     |                  |     |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                           | 16    | 9   | -   | 20               | -   | 24                | -   | ns   |
|                  |                                     | nR input, HIGH or LOW; see Fig. 5                                 |       |     |     |                  |     |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                           | 20    | 11  | -   | 25               | -   | 30                | -   | ns   |
| t <sub>rec</sub> | recovery                            | nR to nCP; see Fig. 5                                             |       |     |     |                  |     |                   |     |      |
|                  | time                                | V <sub>CC</sub> = 4.5 V                                           | 14    | 8   | -   | 18               | -   | 21                | -   | ns   |
| t <sub>su</sub>  | set-up time                         | nJ, nK to nCP; see Fig. 4                                         |       |     |     |                  |     |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                           | 20    | 7   | -   | 25               | -   | 30                | -   | ns   |
| t <sub>h</sub>   | hold time                           | nJ, nK to nCP; see Fig. 4                                         |       |     |     |                  |     |                   |     |      |
|                  |                                     | V <sub>CC</sub> = 4.5 V                                           | 5     | -2  | -   | 5                | -   | 5                 | -   | ns   |
| f <sub>max</sub> | maximum                             | nCP input; see Fig. 4                                             |       |     |     |                  |     |                   |     |      |
|                  | frequency                           | V <sub>CC</sub> = 4.5 V                                           | 30    | 66  | -   | 24               | -   | 20                | -   | MHz  |
|                  |                                     | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF                   | -     | 73  | -   | -                | -   | -                 | -   | MHz  |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | per flip-flop; [3] $V_I = GND \text{ to } V_{CC} - 1.5 \text{ V}$ | -     | 30  | -   | -                | -   | -                 | -   | pF   |

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;  $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of outputs.

#### 10.1. Waveforms and test circuit



The shaded areas indicate when the input is permitted to change for predictable output performance. Measurement points are given in <u>Table 8</u>.

V<sub>OL</sub> and V<sub>OH</sub> are typical voltage output levels that occur with the output load.

Fig. 4. Clock propagation delays, pulse width, set-up and hold times, output transition times and the maximum frequency



Measurement points are given in <u>Table 8</u>.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig. 5. Reset propagation delays, pulse width and recovery time

**Table 8. Measurement points** 

| Туре          | Input           | Output             |                    |
|---------------|-----------------|--------------------|--------------------|
|               | V <sub>I</sub>  | V <sub>M</sub>     | V <sub>M</sub>     |
| 74HC107-Q100  | V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |
| 74HCT107-Q100 | 3 V             | 1.3 V              | 1.3 V              |

Product data sheet

#### Dual JK flip-flop with reset; negative-edge trigger



Test data is given in Table 9.

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator;

C<sub>L</sub> = Load capacitance including jig and probe capacitance;

R<sub>I</sub> = Load resistance;

S1 = Test selection switch.

#### Fig. 6. Test circuit for measuring switching times

Table 9. Test data

| Туре          | Input           |                                 | Load         |                | S1 position                         |                                     |                                     |
|---------------|-----------------|---------------------------------|--------------|----------------|-------------------------------------|-------------------------------------|-------------------------------------|
|               | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> | CL           | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 74HC107-Q100  | V <sub>CC</sub> | 6 ns                            | 15 pF, 50 pF | 1 kΩ           | open                                | GND                                 | V <sub>CC</sub>                     |
| 74HCT107-Q100 | 3 V             | 6 ns                            | 15 pF, 50 pF | 1 kΩ           | open                                | GND                                 | V <sub>CC</sub>                     |

## 11. Package outline



Fig. 7. Package outline SOT108-1 (SO14)



Fig. 8. Package outline SOT402-1 (TSSOP14)

Dual JK flip-flop with reset; negative-edge trigger

## 12. Abbreviations

#### **Table 10. Abbreviations**

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal-Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| TTL     | Transistor-Transistor Logic             |

## 13. Revision history

#### **Table 11. Revision history**

| Document ID          | Release date                                                                                                                                                                                                                                                                                                                          | Data sheet status  | Change notice | Supersedes           |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|----------------------|--|
| Document ib          | ixelease date                                                                                                                                                                                                                                                                                                                         | Data Silect Status | Onange notice | Oupersedes           |  |
| 74HC_HCT107_Q100 v.4 | 20240220                                                                                                                                                                                                                                                                                                                              | Product data sheet | -             | 74HC_HCT107_Q100 v.3 |  |
| Modifications:       | <ul> <li><u>Section 2</u>: ESD specification updated according to the latest JEDEC standard.</li> <li><u>Fig. 7</u>, <u>Fig. 8</u>: Aligned SO and TSSOP package outline drawings to JEDEC MS-012 and</li> </ul>                                                                                                                      |                    |               |                      |  |
|                      | MO-153                                                                                                                                                                                                                                                                                                                                |                    |               |                      |  |
| 74HC_HCT107_Q100 v.3 | 20210707                                                                                                                                                                                                                                                                                                                              | Product data sheet | -             | 74HC_HCT107_Q100 v.2 |  |
| Modifications:       | <ul> <li>The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>Section 2 updated.</li> <li>Section 7: Derating values for P<sub>tot</sub> total power dissipation have changed.</li> </ul> |                    |               |                      |  |
|                      |                                                                                                                                                                                                                                                                                                                                       |                    |               |                      |  |
|                      |                                                                                                                                                                                                                                                                                                                                       |                    |               |                      |  |
|                      |                                                                                                                                                                                                                                                                                                                                       |                    |               |                      |  |
| 74HC_HCT107_Q100 v.2 | 20150126                                                                                                                                                                                                                                                                                                                              | Product data sheet | -             | 74HC_HCT107_Q100 v.1 |  |
| Modifications:       | • <u>Table 7</u> : Power dissipation capacitance condition for 74HCT107-Q100 is corrected.                                                                                                                                                                                                                                            |                    |               |                      |  |
| 74HC_HCT107_Q100 v.1 | 20131118                                                                                                                                                                                                                                                                                                                              | Product data sheet | -             | -                    |  |

## Dual JK flip-flop with reset; negative-edge trigger

## 14. Legal information

#### **Data sheet status**

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications** — This Nexperia product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or

equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### Dual JK flip-flop with reset; negative-edge trigger

## **Contents**

| 1. General description              | 1       |
|-------------------------------------|---------|
| 2. Features and benefits            | 1       |
| 3. Ordering information             | 1       |
| 4. Functional diagram               | 2       |
| 5. Pinning information              | 3       |
| 5.1. Pinning                        | 3       |
| 5.2. Pin description                | 3       |
| 6. Functional description           | 3       |
| 7. Limiting values                  | 4       |
| 8. Recommended operating conditions | 4       |
| 9. Static characteristics           |         |
| 10. Dynamic characteristics         | 6       |
| 10.1. Waveforms and test circuit    | <u></u> |
| 11. Package outline                 | 11      |
| 12. Abbreviations                   | 13      |
| 13. Revision history                | 13      |
| 14. Legal information               |         |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 20 February 2024

**Product data sheet** 

<sup>©</sup> Nexperia B.V. 2024. All rights reserved



## **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935