

# 74LVCH8T245BQ,118 Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number 74LVCH8T245BQ,118-DG

Manufacturer Nexperia USA Inc.

Manufacturer Product Number 74LVCH8T245BQ,118

Description IC TRANSLATR TXRX 5.5V 24DHVQFN

Detailed Description Translation Transceiver 1 Element 8 Bit per Elemen

t 3-State Output 24-DHVQFN (5.5x3.5)



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



# **Purchase and inquiry**

| Manufacturer Product Number: | Manufacturer:               |
|------------------------------|-----------------------------|
| 74LVCH8T245BQ,118            | Nexperia USA Inc.           |
| Series:                      | Product Status:             |
| 74LVCH                       | Active                      |
| Logic Type:                  | Number of Elements:         |
| Translation Transceiver      | 1                           |
| Number of Bits per Element:  | Input Type:                 |
| 8                            |                             |
| Output Type:                 | Current - Output High, Low: |
| 3-State                      | 32mA, 32mA                  |
| Voltage - Supply:            | Operating Temperature:      |
| 1.2V ~ 5.5V                  | -40°C ~ 125°C (TA)          |
| Mounting Type:               | Package / Case:             |
| Surface Mount                | 24-VFQFN Exposed Pad        |
| Supplier Device Package:     | Base Product Number:        |
| 24-DHVQFN (5.5x3.5)          | 74LVCH8T245                 |

# **Environmental & Export classification**

8542.39.0001

| RoHS Status:     | Moisture Sensitivity Level (MSL): |
|------------------|-----------------------------------|
| ROHS3 Compliant  | 1 (Unlimited)                     |
| REACH Status:    | ECCN:                             |
| REACH Unaffected | EAR99                             |
| HTSUS:           |                                   |

8-bit dual supply translating transceiver; 3-state
Rev. 7 — 29 November 2024 Pro

**Product data sheet** 

### 1. General description

The 74LVC8T245; 74LVCH8T245 are 8-bit dual supply translating transceivers with 3-state outputs that enable bidirectional level translation. They feature two data input-output ports (pins An and Bn), a direction control input (DIR), an output enable input ( $\overline{OE}$ ) and dual supply pins ( $V_{CC(A)}$ ) and  $V_{CC(B)}$ ). Both  $V_{CC(A)}$  and  $V_{CC(B)}$  can be supplied at any voltage between 1.2 V and 5.5 V making the device suitable for translating between any of the low voltage nodes (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V and 5.0 V). Pins An,  $\overline{OE}$  and DIR are referenced to  $V_{CC(A)}$  and pins Bn are referenced to  $V_{CC(B)}$ . A HIGH on DIR allows transmission from An to Bn and a LOW on DIR allows transmission from Bn to An. The output enable input ( $\overline{OE}$ ) can be used to disable the outputs so the buses are effectively isolated.

The devices are fully specified for partial power-down applications using  $I_{OFF}$ . The  $I_{OFF}$  circuitry disables the output, preventing any damaging backflow current through the device when it is powered down. In suspend mode when either  $V_{CC(A)}$  or  $V_{CC(B)}$  are at GND level, both A port and B port are in the high-impedance OFF-state.

Active bus hold circuitry in the 74LVCH8T245 holds unused or floating data inputs at a valid logic level.

#### 2. Features and benefits

- Wide supply voltage range:
  - V<sub>CC(A)</sub>: 1.2 V to 5.5 V
  - V<sub>CC(B)</sub>: 1.2 V to 5.5 V
- High noise immunity
- Complies with JEDEC standards:
  - JESD8-7 (1.2 V to 1.95 V)
  - JESD8-5 (1.8 V to 2.7 V)
  - JESD8C (2.7 V to 3.6 V)
  - JESD36 (4.5 V to 5.5 V)
- Maximum data rates:
  - 420 Mbps (3.3 V to 5.0 V translation)
  - 210 Mbps (translate to 3.3 V)
  - 140 Mbps (translate to 2.5 V)
  - 75 Mbps (translate to 1.8 V)
  - 60 Mbps (translate to 1.5 V)
- Suspend mode
- Latch-up performance exceeds 100 mA per JESD 78B Class II
- ±24 mA output drive (V<sub>CC</sub> = 3.0 V)
- Inputs accept voltages up to 5.5 V
- Low power consumption: 30 μA maximum I<sub>CC</sub>
- I<sub>OFF</sub> circuitry provides partial Power-down mode operation
- ESD protection:
  - HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 4000 V
  - CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
- Specified from -40 °C to +85 °C and -40 °C to +125 °C



8-bit dual supply translating transceiver; 3-state

### 3. Ordering information

**Table 1. Ordering information** 

| Type number                   | Package                            |          |                                                                                                                                                             |           |  |  |  |  |
|-------------------------------|------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|                               | Temperature range Name Description |          |                                                                                                                                                             |           |  |  |  |  |
| 74LVC8T245PW<br>74LVCH8T245PW | -40 °C to +125 °C                  | TSSOP24  | plastic thin shrink small outline package; 24 leads; body width 4.4 mm                                                                                      | SOT355-1  |  |  |  |  |
| 74LVC8T245BQ<br>74LVCH8T245BQ | -40 °C to +125 °C                  | DHVQFN24 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 24 terminals; body 3.5 × 5.5 × 0.85 mm                              | SOT815-1  |  |  |  |  |
| 74LVC8T245BZ                  | -40 °C to +125 °C                  | DHXQFN24 | plastic, leadless dual in-line compatible thermal enhanced extreme thin quad flat package; no leads; 24 terminals; 0.4 mm pitch; body 2 mm × 4 mm × 0.48 mm | SOT8024-1 |  |  |  |  |

# 4. Functional diagram



Fig. 1. Logic symbol



**Product data sheet** 

8-bit dual supply translating transceiver; 3-state

### 5. Pinning information

#### 5.1. Pinning



8-bit dual supply translating transceiver; 3-state

### 5.2. Pin description

Table 2. Pin description

| Symbol                            | Pin                               | Description                                                                                                       |
|-----------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------|
| V <sub>CC(A)</sub>                | 1                                 | supply voltage A (An inputs/outputs, $\overline{\text{OE}}$ and DIR inputs are referenced to $V_{\text{CC(A)}}$ ) |
| DIR                               | 2                                 | direction control                                                                                                 |
| A1, A2, A3, A4,<br>A5, A6, A7, A8 | 3, 4, 5, 6,<br>7, 8, 9, 10        | data input or output                                                                                              |
| GND [1]                           | 11, 12, 13                        | ground (0 V)                                                                                                      |
| B1, B2, B3, B4,<br>B5, B6, B7, B8 | 21, 20, 19, 18,<br>17, 16, 15, 14 | data input or output                                                                                              |
| ŌĒ                                | 22                                | output enable input (active LOW)                                                                                  |
| V <sub>CC(B)</sub>                | 23, 24                            | supply voltage B (Bn inputs/outputs are referenced to V <sub>CC(B)</sub> )                                        |

<sup>[1]</sup> All GND pins must be connected to ground (0 V).

### 6. Functional description

#### Table 3. Function table

H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

| Supply voltage                          | Input  |         | Input/output [1] |         |  |
|-----------------------------------------|--------|---------|------------------|---------|--|
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | OE [2] | DIR [2] | An [2]           | Bn [2]  |  |
| 1.2 V to 5.5 V                          | L      | L       | An = Bn          | input   |  |
| 1.2 V to 5.5 V                          | L      | Н       | input            | Bn = An |  |
| 1.2 V to 5.5 V                          | Н      | X       | Z                | Z       |  |
| GND [1]                                 | X      | X       | Z                | Z       |  |

If at least one of  $V_{CC(A)}$  or  $V_{CC(B)}$  is at GND level, the device goes into suspend mode. The An inputs/outputs, DIR and  $\overline{OE}$  input circuit is referenced to  $V_{CC(A)}$ ; The Bn inputs/outputs circuit is referenced to  $V_{CC(B)}$ .

8-bit dual supply translating transceiver; 3-state

### 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol             | Parameter               | Conditions                                                         |             | Min  | Max                    | Unit |
|--------------------|-------------------------|--------------------------------------------------------------------|-------------|------|------------------------|------|
| V <sub>CC(A)</sub> | supply voltage A        |                                                                    |             | -0.5 | +6.5                   | V    |
| V <sub>CC(B)</sub> | supply voltage B        |                                                                    |             | -0.5 | +6.5                   | V    |
| I <sub>IK</sub>    | input clamping current  | V <sub>I</sub> < 0 V                                               |             | -50  | -                      | mA   |
| VI                 | input voltage           |                                                                    | [1]         | -0.5 | +6.5                   | V    |
| I <sub>OK</sub>    | output clamping current | V <sub>O</sub> < 0 V                                               |             | -50  | -                      | mA   |
| Vo                 | output voltage          | Active mode                                                        | [1] [2] [3] | -0.5 | V <sub>CCO</sub> + 0.5 | V    |
|                    |                         | Suspend or 3-state mode                                            | [1]         | -0.5 | +6.5                   | V    |
| Io                 | output current          | V <sub>O</sub> = 0 V to V <sub>CCO</sub>                           | [2]         | -    | ±50                    | mΑ   |
| I <sub>CC</sub>    | supply current          | I <sub>CC(A)</sub> or I <sub>CC(B)</sub> ; per V <sub>CC</sub> pin |             | -    | 100                    | mA   |
| I <sub>GND</sub>   | ground current          | per GND pin                                                        |             | -100 | -                      | mΑ   |
| T <sub>stg</sub>   | storage temperature     |                                                                    |             | -65  | +150                   | °C   |
| P <sub>tot</sub>   | total power dissipation | T <sub>amb</sub> = -40 °C to +125 °C                               |             |      |                        |      |
|                    |                         | SOT355-1 (TSSOP24)<br>SOT815-1 (DHVQFN24)                          | [4]         | -    | 500                    | mW   |
|                    |                         | SOT8024-1 (DHXQFN24)                                               |             | -    | 250                    | mW   |

<sup>[1]</sup> The minimum input voltage ratings and output voltage ratings may be exceeded if the input and output current ratings are observed.

For SOT815-1 (DHVQFN24) package: Ptot derates linearly with 15.0 mW/K above 117 °C.

### 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol             | Parameter                           | Conditions                         | М    | in Max            | Unit |
|--------------------|-------------------------------------|------------------------------------|------|-------------------|------|
| V <sub>CC(A)</sub> | supply voltage A                    |                                    | 1.   | 2 5.5             | V    |
| V <sub>CC(B)</sub> | supply voltage B                    |                                    | 1.   | 2 5.5             | V    |
| VI                 | input voltage                       |                                    | (    | 5.5               | V    |
| Vo                 | output voltage                      | Active mode [                      | [] ( | ) V <sub>CC</sub> | o V  |
|                    |                                     | Suspend or 3-state mode            | (    | 5.5               | V    |
| T <sub>amb</sub>   | ambient temperature                 |                                    | -4   | 0 +12             | 5 °C |
| Δt/ΔV              | input transition rise and fall rate | V <sub>CCI</sub> = 1.2 V           | 2] - | . 20              | ns/V |
|                    |                                     | V <sub>CCI</sub> = 1.4 V to 1.95 V |      | . 20              | ns/V |
|                    |                                     | V <sub>CCI</sub> = 2.3 V to 2.7 V  |      | . 20              | ns/V |
|                    |                                     | V <sub>CCI</sub> = 3 V to 3.6 V    |      | - 10              | ns/V |
|                    |                                     | V <sub>CCI</sub> = 4.5 V to 5.5 V  | -    | . 5               | ns/V |

<sup>[1]</sup> V<sub>CCO</sub> is the supply voltage associated with the output port.

<sup>[2]</sup>  $V_{CCO}$  is the supply voltage associated with the output port.

<sup>[3]</sup>  $V_{CCO}$  + 0.5 V should not exceed 6.5 V.

<sup>[4]</sup> For SOT355-1 (TSSOP24) package: P<sub>tot</sub> derates linearly with 12.4 mW/K above 110 °C.

<sup>[2]</sup> V<sub>CCI</sub> is the supply voltage associated with the input port.

8-bit dual supply translating transceiver; 3-state

### 9. Static characteristics

Table 6. Typical static characteristics at T<sub>amb</sub> = 25 °C

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol            | Parameter                       | Conditions                                                                                                     |        | Min | Тур  | Max | Unit |
|-------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------|--------|-----|------|-----|------|
| V <sub>OH</sub>   | HIGH-level output               | $V_I = V_{IH}$ or $V_{IL}$                                                                                     | [1]    |     |      |     |      |
|                   | voltage                         | I <sub>O</sub> = -3 mA; V <sub>CCO</sub> = 1.2 V                                                               |        | -   | 1.09 | -   | V    |
| $V_{OL}$          | LOW-level output                | $V_I = V_{IH}$ or $V_{IL}$                                                                                     |        |     |      |     |      |
|                   | voltage                         | I <sub>O</sub> = 3 mA; V <sub>CCO</sub> = 1.2 V                                                                | [1]    | -   | 0.07 | -   | V    |
| l <sub>l</sub>    | input leakage current           | DIR, $\overline{OE}$ input; V <sub>I</sub> = 0 V to 5.5 V;<br>V <sub>CCI</sub> = 1.2 V to 5.5 V                | [2]    | -   | -    | ±1  | μA   |
| I <sub>BHL</sub>  | bus hold LOW current            | A or B port; V <sub>I</sub> = 0.42 V; V <sub>CCI</sub> = 1.2 V                                                 | [2]    | -   | 19   | -   | μA   |
| I <sub>BHH</sub>  | bus hold HIGH current           | A or B port; V <sub>I</sub> = 0.78 V; V <sub>CCI</sub> = 1.2 V                                                 | [2]    | -   | -19  | -   | μA   |
| I <sub>BHLO</sub> | bus hold LOW overdrive current  | A or B port; V <sub>CCI</sub> = 1.2 V                                                                          | [2][3] | -   | 19   | -   | μA   |
| I <sub>BHHO</sub> | bus hold HIGH overdrive current | A or B port; V <sub>CCI</sub> = 1.2 V                                                                          | [2][3] | -   | -19  | -   | μA   |
| I <sub>OZ</sub>   | OFF-state output current        | A or B port; $V_O = 0 \text{ V or } V_{CCO}$ ;<br>$V_{CCO} = 1.2 \text{ V to } 5.5 \text{ V}$                  | [1]    | -   | -    | ±1  | μA   |
|                   |                                 | suspend mode A port; $V_O = 0 \text{ V or } V_{CCO}$ ; $V_{CC(A)} = 5.5 \text{ V}$ ; $V_{CC(B)} = 0 \text{ V}$ | [1]    | -   | -    | ±1  | μA   |
|                   |                                 | suspend mode B port; $V_O = 0 \text{ V or } V_{CCO}$ ; $V_{CC(A)} = 0 \text{ V}$ ; $V_{CC(B)} = 5.5 \text{ V}$ | [1]    | -   | -    | ±1  | μA   |
| I <sub>OFF</sub>  | power-off leakage current       | A port; $V_1$ or $V_0 = 0$ V to 5.5 V; $V_{CC(A)} = 0$ V; $V_{CC(B)} = 1.2$ V to 5.5 V                         |        | -   | -    | ±1  | μA   |
|                   |                                 | B port; $V_1$ or $V_0$ = 0 V to 5.5 V; $V_{CC(B)}$ = 0 V; $V_{CC(A)}$ = 1.2 V to 5.5 V                         |        | -   | -    | ±1  | μA   |
| Cı                | input capacitance               | DIR, $\overline{OE}$ input; $V_I = 0 \text{ V or } 3.3 \text{ V; } V_{CC(A)} = 3.3 \text{ V}$                  |        | -   | 3    | -   | pF   |
| C <sub>I/O</sub>  | input/output<br>capacitance     | A and B port; $V_O = 3.3 \text{ V or } 0 \text{ V};$<br>$V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$                |        | -   | 6.5  | -   | pF   |

 $V_{\text{CCO}}$  is the supply voltage associated with the output port.  $V_{\text{CCI}}$  is the supply voltage associated with the data input port.

To guarantee the node switches, an external driver must source/sink at least I<sub>BHLO</sub> / I<sub>BHHO</sub> when the input is in the range V<sub>IL</sub> to V<sub>IH</sub>.

8-bit dual supply translating transceiver; 3-state

**Table 7. Static characteristics** 

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                | Conditions                                                                                    | -40 °C to              | +85 °C                 | -40 °C to              | +125 °C                | Unit |
|-----------------|--------------------------|-----------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------|
|                 |                          |                                                                                               |                        | Max                    | Min Max                |                        |      |
| V <sub>IH</sub> | HIGH-level               | data input [1                                                                                 |                        |                        |                        |                        |      |
|                 | input voltage            | V <sub>CCI</sub> = 1.2 V                                                                      | 0.8V <sub>CCI</sub>    | -                      | 0.8V <sub>CCI</sub>    | -                      | V    |
|                 |                          | V <sub>CCI</sub> = 1.4 V to 1.95 V                                                            | 0.65V <sub>CCI</sub>   | -                      | 0.65V <sub>CCI</sub>   | -                      | V    |
|                 |                          | V <sub>CCI</sub> = 2.3 V to 2.7 V                                                             | 1.7                    | -                      | 1.7                    | -                      | V    |
|                 |                          | V <sub>CCI</sub> = 3.0 V to 3.6 V                                                             | 2.0                    | -                      | 2.0                    | -                      | ٧    |
|                 |                          | V <sub>CCI</sub> = 4.5 V to 5.5 V                                                             | 0.7V <sub>CCI</sub>    | -                      | 0.7V <sub>CCI</sub>    | -                      | V    |
|                 |                          | DIR, OE input                                                                                 |                        |                        |                        |                        |      |
|                 |                          | V <sub>CCI</sub> = 1.2 V                                                                      | 0.8V <sub>CC(A)</sub>  | -                      | 0.8V <sub>CC(A)</sub>  | -                      | ٧    |
|                 |                          | V <sub>CCI</sub> = 1.4 V to 1.95 V                                                            | 0.65V <sub>CC(A)</sub> | -                      | 0.65V <sub>CC(A)</sub> | -                      | ٧    |
|                 |                          | V <sub>CCI</sub> = 2.3 V to 2.7 V                                                             | 1.7                    | -                      | 1.7                    | -                      | V    |
|                 |                          | V <sub>CCI</sub> = 3.0 V to 3.6 V                                                             | 2.0                    | -                      | 2.0                    | -                      | V    |
|                 |                          | V <sub>CCI</sub> = 4.5 V to 5.5 V                                                             | 0.7V <sub>CC(A)</sub>  | -                      | 0.7V <sub>CC(A)</sub>  | -                      | ٧    |
| V <sub>IL</sub> | LOW-level                | data input [1                                                                                 |                        |                        | ( )                    |                        |      |
|                 | input voltage            | V <sub>CCI</sub> = 1.2 V                                                                      | -                      | 0.2V <sub>CCI</sub>    | -                      | 0.2V <sub>CCI</sub>    | V    |
|                 |                          | V <sub>CCI</sub> = 1.4 V to 1.95 V                                                            | -                      | 0.35V <sub>CCI</sub>   | -                      | 0.35V <sub>CCI</sub>   | V    |
|                 |                          | V <sub>CCI</sub> = 2.3 V to 2.7 V                                                             | -                      | 0.7                    | -                      | 0.7                    | V    |
|                 |                          | V <sub>CCI</sub> = 3.0 V to 3.6 V                                                             | -                      | 0.8                    | -                      | 0.8                    | V    |
|                 |                          | V <sub>CCI</sub> = 4.5 V to 5.5 V                                                             | -                      | 0.3V <sub>CCI</sub>    | -                      | 0.3V <sub>CCI</sub>    | V    |
|                 |                          | DIR, <del>OE</del> input                                                                      |                        |                        |                        |                        |      |
|                 |                          | V <sub>CCI</sub> = 1.2 V                                                                      | -                      | 0.2V <sub>CC(A)</sub>  | -                      | 0.2V <sub>CC(A)</sub>  | V    |
|                 |                          | V <sub>CCI</sub> = 1.4 V to 1.95 V                                                            | -                      | 0.35V <sub>CC(A)</sub> | -                      | 0.35V <sub>CC(A)</sub> | _    |
|                 |                          | V <sub>CCI</sub> = 2.3 V to 2.7 V                                                             | -                      | 0.7                    | -                      | 0.7                    | V    |
|                 |                          | V <sub>CCI</sub> = 3.0 V to 3.6 V                                                             | -                      | 0.8                    | -                      | 0.8                    | V    |
|                 |                          | V <sub>CCI</sub> = 4.5 V to 5.5 V                                                             | -                      | 0.3V <sub>CC(A)</sub>  | -                      | 0.3V <sub>CC(A)</sub>  | V    |
| V <sub>OH</sub> | HIGH-level               | $V_I = V_{IH}$                                                                                |                        |                        |                        |                        |      |
|                 | output voltage           | $I_O = -100 \mu A;$ [2]<br>$V_{CCO} = 1.2 \text{ V to } 4.5 \text{ V}$                        | V <sub>CCO</sub> - 0.1 | -                      | V <sub>CCO</sub> - 0.1 | -                      | V    |
|                 |                          | I <sub>O</sub> = -6 mA; V <sub>CCO</sub> = 1.4 V                                              | 1.0                    | -                      | 1.0                    | -                      | ٧    |
|                 |                          | I <sub>O</sub> = -8 mA; V <sub>CCO</sub> = 1.65 V                                             | 1.2                    | -                      | 1.2                    | -                      | V    |
|                 |                          | I <sub>O</sub> = -12 mA; V <sub>CCO</sub> = 2.3 V                                             | 1.9                    | -                      | 1.9                    | -                      | ٧    |
|                 |                          | I <sub>O</sub> = -24 mA; V <sub>CCO</sub> = 3.0 V                                             | 2.4                    | -                      | 2.4                    | -                      | V    |
|                 |                          | I <sub>O</sub> = -32 mA; V <sub>CCO</sub> = 4.5 V                                             | 3.8                    | -                      | 3.8                    | -                      | V    |
| V <sub>OL</sub> | LOW-level                | $V_I = V_{IL}$ [2]                                                                            |                        |                        |                        |                        |      |
|                 | output voltage           | I <sub>O</sub> = 100 μA;<br>V <sub>CCO</sub> = 1.2 V to 4.5 V                                 | -                      | 0.1                    | -                      | 0.1                    | V    |
|                 |                          | I <sub>O</sub> = 6 mA; V <sub>CCO</sub> = 1.4 V                                               | -                      | 0.3                    | -                      | 0.3                    | V    |
|                 |                          | I <sub>O</sub> = 8 mA; V <sub>CCO</sub> = 1.65 V                                              | -                      | 0.45                   | -                      | 0.45                   | V    |
|                 |                          | I <sub>O</sub> = 12 mA; V <sub>CCO</sub> = 2.3 V                                              | -                      | 0.3                    | -                      | 0.3                    | V    |
|                 |                          | I <sub>O</sub> = 24 mA; V <sub>CCO</sub> = 3.0 V                                              | -                      | 0.55                   | -                      | 0.55                   | V    |
|                 |                          | I <sub>O</sub> = 32 mA; V <sub>CCO</sub> = 4.5 V                                              | -                      | 0.55                   | -                      | 0.55                   | ٧    |
| I <sub>I</sub>  | input leakage<br>current | DIR, <del>OE</del> input; V <sub>I</sub> = 0 V to 5.5 V;<br>V <sub>CCI</sub> = 1.2 V to 5.5 V | -                      | ±2                     | -                      | ±10                    | μΑ   |

### 8-bit dual supply translating transceiver; 3-state

| Symbol            | Parameter                    | Conditions                                                                                                         |        | -40 °C to | o +85 °C | -40 °C to +125 °C |     | Unit |
|-------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------|--------|-----------|----------|-------------------|-----|------|
|                   |                              |                                                                                                                    |        | Min       | Max      | Min               | Max |      |
| I <sub>BHL</sub>  | bus hold LOW                 | A or B port                                                                                                        | [1]    |           |          |                   |     |      |
|                   | current                      | V <sub>I</sub> = 0.49 V; V <sub>CCI</sub> = 1.4 V                                                                  |        | 15        | -        | 10                | -   | μΑ   |
|                   |                              | V <sub>I</sub> = 0.58 V; V <sub>CCI</sub> = 1.65 V                                                                 |        | 25        | -        | 20                | -   | μΑ   |
|                   |                              | V <sub>I</sub> = 0.70 V; V <sub>CCI</sub> = 2.3 V                                                                  |        | 45        | -        | 45                | -   | μΑ   |
|                   |                              | V <sub>I</sub> = 0.80 V; V <sub>CCI</sub> = 3.0 V                                                                  |        | 100       | -        | 80                | -   | μΑ   |
|                   |                              | V <sub>I</sub> = 1.35 V; V <sub>CCI</sub> = 4.5 V                                                                  |        | 100       | -        | 100               | -   | μΑ   |
| I <sub>BHH</sub>  | bus hold HIGH                | A or B port                                                                                                        | [1]    |           |          |                   |     |      |
|                   | current                      | V <sub>I</sub> = 0.91 V; V <sub>CCI</sub> = 1.4 V                                                                  |        | -15       | -        | -10               | -   | μA   |
|                   |                              | V <sub>I</sub> = 1.07 V; V <sub>CCI</sub> = 1.65 V                                                                 |        | -25       | -        | -20               | -   | μA   |
|                   |                              | V <sub>I</sub> = 1.70 V; V <sub>CCI</sub> = 2.3 V                                                                  |        | -45       | -        | -45               | -   | μA   |
|                   |                              | V <sub>I</sub> = 2.00 V; V <sub>CCI</sub> = 3.0 V                                                                  |        | -100      | -        | -80               | -   | μA   |
|                   |                              | V <sub>I</sub> = 3.15 V; V <sub>CCI</sub> = 4.5 V                                                                  |        | -100      | -        | -100              | -   | μA   |
| I <sub>BHLO</sub> | bus hold LOW                 | A or B port                                                                                                        | [1][3] |           |          |                   |     |      |
|                   | overdrive                    | V <sub>CCI</sub> = 1.6 V                                                                                           |        | 125       | -        | 125               | -   | μA   |
|                   | current                      | V <sub>CCI</sub> = 1.95 V                                                                                          |        | 200       | -        | 200               | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 2.7 V                                                                                           |        | 300       | -        | 300               | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 3.6 V                                                                                           |        | 500       | -        | 500               | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 5.5 V                                                                                           |        | 900       | -        | 900               | -   | μΑ   |
| Івнно             | bus hold HIGH                | A or B port                                                                                                        | [1][3] |           |          |                   |     |      |
|                   | overdrive                    | V <sub>CCI</sub> = 1.6 V                                                                                           |        | -125      | -        | -125              | -   | μA   |
|                   | current                      | V <sub>CCI</sub> = 1.95 V                                                                                          |        | -200      | -        | -200              | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 2.7 V                                                                                           |        | -300      | -        | -300              | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 3.6 V                                                                                           |        | -500      | -        | -500              | -   | μA   |
|                   |                              | V <sub>CCI</sub> = 5.5 V                                                                                           |        | -900      | -        | -900              | -   | μΑ   |
| l <sub>OZ</sub>   | OFF-state output current     | A or B port; $V_O = 0 \text{ V or } V_{CCO}$ ;<br>$V_{CCO} = 1.2 \text{ V to } 5.5 \text{ V}$                      | [2]    | -         | ±2       | -                 | ±10 | μA   |
|                   |                              | suspend mode A port;<br>$V_O = 0 \text{ V or } V_{CCO}; V_{CC(A)} = 5.5 \text{ V};$<br>$V_{CC(B)} = 0 \text{ V}$   | [2]    | -         | ±2       | -                 | ±10 | μΑ   |
|                   |                              | suspend mode B port;<br>$V_O = 0 \text{ V or } V_{CC(B)}; V_{CC(A)} = 0 \text{ V};$<br>$V_{CC(B)} = 5.5 \text{ V}$ | [2]    | -         | ±2       | -                 | ±10 | μΑ   |
| I <sub>OFF</sub>  | power-off<br>leakage current | A port; $V_1$ or $V_0 = 0$ V to 5.5 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 1.2$ V to 5.5 V                          |        | -         | ±2       | -                 | ±10 | μΑ   |
|                   |                              | B port; $V_1$ or $V_0 = 0$ V to 5.5 V; $V_{CC(B)} = 0$ V; $V_{CC(A)} = 1.2$ V to 5.5 V                             |        | -         | ±2       | -                 | ±10 | μΑ   |

#### 8-bit dual supply translating transceiver; 3-state

| Symbol           | Parameter                 | Conditions                                                                                                          | -4 | ₽0°C to | +85 °C | -40 °C to | +125 °C | Unit |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------|----|---------|--------|-----------|---------|------|
|                  |                           |                                                                                                                     | N  | Min     | Max    | Min       | Max     |      |
| I <sub>CC</sub>  | supply current            | A port; $V_I = 0 \text{ V or } V_{CCI}$ ; $I_O = 0 \text{ A}$ [1]                                                   | ]  |         |        |           |         |      |
|                  |                           | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> = 1.2 V to 5.5 V                                                            |    | -       | 15     | -         | 20      | μA   |
|                  |                           | V <sub>CC(A)</sub> = 5.5 V; V <sub>CC(B)</sub> = 0 V                                                                |    | -       | 15     | -         | 20      | μA   |
|                  |                           | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 5.5 \text{ V}$                                                                |    | -2      | -      | -4        | -       | μA   |
|                  |                           | B port; $V_I = 0 \text{ V or } V_{CCI}$ ; $I_O = 0 \text{ A}$                                                       |    |         |        |           |         |      |
|                  |                           | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> = 1.2 V to 5.5 V                                                            |    | -       | 15     | -         | 20      | μA   |
|                  |                           | V <sub>CC(B)</sub> = 0 V; V <sub>CC(A)</sub> = 5.5 V                                                                |    | -2      | -      | -4        | -       | μA   |
|                  |                           | V <sub>CC(B)</sub> = 5.5 V; V <sub>CC(A)</sub> = 0 V                                                                |    | -       | 15     | -         | 20      | μA   |
|                  |                           | A plus B port ( $I_{CC(A)} + I_{CC(B)}$ );<br>$I_O = 0$ A; $V_I = 0$ V or $V_{CCI}$                                 |    |         |        |           |         |      |
|                  |                           | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> = 1.2 V to 5.5 V                                                            |    | -       | 25     | -         | 30      | μA   |
| ΔI <sub>CC</sub> | additional supply current | per input;<br>V <sub>CC(A)</sub> , V <sub>CC(B)</sub> = 3.0 V to 5.5 V                                              |    |         |        |           |         |      |
|                  |                           | DIR and OE input; DIR or OE input at V <sub>CC(A)</sub> - 0.6 V; A port at V <sub>CC(A)</sub> or GND; B port = open |    | -       | 50     | -         | 75      | μА   |
|                  |                           | A port; A port at $V_{CC(A)}$ - 0.6 V; [4 DIR at $V_{CC(A)}$ ; B port = open                                        | .] | -       | 50     | -         | 75      | μΑ   |
|                  |                           | B port; B port at V <sub>CC(B)</sub> - 0.6 V; [4<br>DIR at GND; A port = open                                       | .] | -       | 50     | -         | 75      | μΑ   |

<sup>[1]</sup> V<sub>CCI</sub> is the supply voltage associated with the data input port.

### 10. Dynamic characteristics

#### Table 8. Typical dynamic characteristics at $V_{CC(A)}$ = 1.2 V and $T_{amb}$ = 25 °C

Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 5; for waveforms see Fig. 3 and Fig. 4. [1]

| Symbol           | Parameter         | Conditions | V <sub>CC(B)</sub> |       |       |       |       | Unit  |    |
|------------------|-------------------|------------|--------------------|-------|-------|-------|-------|-------|----|
|                  |                   |            | 1.2 V              | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V |    |
| t <sub>pd</sub>  | propagation delay | An to Bn   | 11.0               | 8.5   | 7.4   | 6.2   | 5.7   | 5.4   | ns |
|                  |                   | Bn to An   | 11.0               | 10.0  | 9.5   | 9.1   | 8.9   | 8.9   | ns |
| t <sub>dis</sub> | disable time      | OE to An   | 9.5                | 9.5   | 9.5   | 9.5   | 9.5   | 9.5   | ns |
|                  |                   | OE to Bn   | 10.2               | 8.2   | 7.8   | 6.7   | 7.3   | 6.4   | ns |
| t <sub>en</sub>  | enable time       | OE to An   | 13.5               | 13.5  | 13.5  | 13.5  | 13.5  | 13.5  | ns |
|                  |                   | OE to Bn   | 13.6               | 10.3  | 8.9   | 7.5   | 7.1   | 7.0   | ns |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ ;  $t_{dis}$  is the same as  $t_{PLZ}$  and  $t_{PHZ}$ ;  $t_{en}$  is the same as  $t_{PZL}$  and  $t_{PZH}$ .

9/28

<sup>[2]</sup> V<sub>CCO</sub> is the supply voltage associated with the output port.

<sup>[3]</sup> To guarantee the node switches, an external driver must source/sink at least  $I_{BHLO}$  /  $I_{BHHO}$  when the input is in the range  $V_{IL}$  to  $V_{IH}$ .

<sup>[4]</sup> For non bus hold parts only (74LVC8T245).

#### 8-bit dual supply translating transceiver; 3-state

Table 9. Typical dynamic characteristics at  $V_{CC(B)}$  = 1.2 V and  $T_{amb}$  = 25 °C

Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 5; for waveforms see Fig. 3 and Fig. 4. [1]

| Symbol           | Parameter         | Conditions |       |       | Vc    | C(A)  |       |       | Unit |
|------------------|-------------------|------------|-------|-------|-------|-------|-------|-------|------|
|                  |                   |            | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V |      |
| t <sub>pd</sub>  | propagation delay | An to Bn   | 11.0  | 10.0  | 9.5   | 9.1   | 8.9   | 8.8   | ns   |
|                  |                   | Bn to An   | 11.0  | 8.5   | 7.3   | 6.2   | 5.7   | 5.4   | ns   |
| t <sub>dis</sub> | disable time      | OE to An   | 9.5   | 6.8   | 5.4   | 3.8   | 4.1   | 3.1   | ns   |
|                  |                   | OE to Bn   | 10.2  | 9.1   | 8.6   | 8.1   | 7.8   | 7.8   | ns   |
| t <sub>en</sub>  | enable time       | OE to An   | 13.5  | 9.0   | 6.9   | 4.8   | 3.8   | 3.2   | ns   |
|                  |                   | OE to Bn   | 13.6  | 12.5  | 12.0  | 11.5  | 11.4  | 11.4  | ns   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ ;  $t_{dis}$  is the same as  $t_{PLZ}$  and  $t_{PHZ}$ ;  $t_{en}$  is the same as  $t_{PZL}$  and  $t_{PZH}$ .

### Table 10. Typical power dissipation capacitance at $V_{CC(A)} = V_{CC(B)}$ and $T_{amb} = 25$ °C

Voltages are referenced to GND (ground = 0 V). [1] [2]

| Symbol          | Parameter                     | Conditions                                                |       | V <sub>CC(A)</sub> ar | nd V <sub>CC(B)</sub> |       | Unit |
|-----------------|-------------------------------|-----------------------------------------------------------|-------|-----------------------|-----------------------|-------|------|
|                 |                               |                                                           | 1.8 V | 2.5 V                 | 3.3 V                 | 5.0 V |      |
| C <sub>PD</sub> | power dissipation capacitance | A port: (direction A to B);<br>B port: (direction B to A) | 1     | 1                     | 1                     | 2     | pF   |
|                 |                               | A port: (direction B to A); B port: (direction A to B)    | 13    | 13                    | 13                    | 13    | pF   |

[1]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz;

 $f_0$  = output frequency in MHz;

C<sub>L</sub> = load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_0) = \text{sum of the outputs.}$ [2]  $f_i = 10 \text{ MHz}$ ;  $V_i = \text{GND to } V_{CC}$ ;  $t_r = t_f = 1 \text{ ns}$ ;  $C_L = 0 \text{ pF}$ ;  $R_L = \infty \Omega$ .

8-bit dual supply translating transceiver; 3-state

Table 11. Dynamic characteristics for temperature range -40 °C to +85 °C

Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 5; for waveforms see Fig. 3 and Fig. 4. [1]

| Symbol               | Parameter      | Conditions |         |         |         |          | Vc  | C(B)    |       |         |       |         | Unit |
|----------------------|----------------|------------|---------|---------|---------|----------|-----|---------|-------|---------|-------|---------|------|
|                      |                |            | 1.5 V : | ± 0.1 V | 1.8 V ± | 0.15 V   |     | ± 0.2 V | 3.3 V | ± 0.3 V | 5.0 V | ± 0.5 V | 1    |
|                      |                |            | Min     | Max     | Min     | Max      | Min | Max     | Min   | Max     | Min   | Max     | 1    |
| V <sub>CC(A)</sub> = | 1.5 V ± 0.1 V  |            |         |         |         |          |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.7     | 27      | 1.7     | 23       | 1.3 | 18      | 1.0   | 15      | 0.8   | 13      | ns   |
|                      | delay          | Bn to An   | 0.9     | 27      | 0.9     | 25       | 0.8 | 23      | 0.7   | 23      | 0.7   | 22      | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.5     | 30      | 1.5     | 30       | 1.5 | 30      | 1.5   | 30      | 1.4   | 30      | ns   |
|                      |                | OE to Bn   | 2.4     | 34      | 2.4     | 33       | 1.9 | 15      | 1.7   | 14      | 1.3   | 12      | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.4     | 34      | 0.4     | 34       | 0.4 | 34      | 0.4   | 34      | 0.4   | 34      | ns   |
|                      |                | OE to Bn   | 1.8     | 36      | 1.8     | 34       | 1.5 | 18      | 1.2   | 15      | 0.9   | 13      | ns   |
| V <sub>CC(A)</sub> = | 1.8 V ± 0.15 V |            | '       | '       | ,       | <b>'</b> |     | ,       | ,     | '       | '     | '       |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.7     | 25      | 1.7     | 21.9     | 1.3 | 9.2     | 1.0   | 7.4     | 0.8   | 7.1     | ns   |
|                      | delay          | Bn to An   | 0.9     | 23      | 0.9     | 23.8     | 0.8 | 23.6    | 0.7   | 23.4    | 0.7   | 23.4    | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.5     | 30      | 1.5     | 29.6     | 1.5 | 29.4    | 1.5   | 29.3    | 1.4   | 29.2    | ns   |
|                      |                | OE to Bn   | 2.4     | 33      | 2.4     | 32.2     | 1.9 | 13.1    | 1.7   | 12.0    | 1.3   | 10.3    | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.4     | 24      | 0.4     | 24.0     | 0.4 | 23.8    | 0.4   | 23.7    | 0.4   | 23.7    | ns   |
|                      |                | OE to Bn   | 1.8     | 34      | 1.8     | 32.0     | 1.5 | 16.0    | 1.2   | 12.6    | 0.9   | 10.8    | ns   |
| V <sub>CC(A)</sub> = | 2.5 V ± 0.2 V  |            |         |         |         |          |     |         |       | '       |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 23      | 1.5     | 21.4     | 1.2 | 9.0     | 0.8   | 6.2     | 0.6   | 4.8     | ns   |
|                      | delay          | Bn to An   | 1.2     | 18      | 1.2     | 9.3      | 1.0 | 9.1     | 1.0   | 8.9     | 0.9   | 8.8     | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.4     | 9.0     | 1.4     | 9.0      | 1.4 | 9.0     | 1.4   | 9.0     | 1.4   | 9.0     | ns   |
|                      |                | OE to Bn   | 2.3     | 31      | 2.3     | 29.6     | 1.8 | 11.0    | 1.7   | 9.3     | 0.9   | 6.9     | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 1.0     | 10.9    | 1.0     | 10.9     | 1.0 | 10.9    | 1.0   | 10.9    | 1.0   | 10.9    | ns   |
|                      |                | OE to Bn   | 1.7     | 32      | 1.7     | 28.2     | 1.5 | 12.9    | 1.2   | 9.4     | 1.0   | 6.9     | ns   |
| V <sub>CC(A)</sub> = | 3.3 V ± 0.3 V  |            |         |         |         |          |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 23      | 1.5     | 21.2     | 1.1 | 8.8     | 0.8   | 6.3     | 0.5   | 4.4     | ns   |
|                      | delay          | Bn to An   | 0.8     | 15      | 0.8     | 7.2      | 0.8 | 6.2     | 0.7   | 6.1     | 0.6   | 6.0     | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.6     | 8.2     | 1.6     | 8.2      | 1.6 | 8.2     | 1.6   | 8.2     | 1.6   | 8.2     | ns   |
|                      |                | OE to Bn   | 2.1     | 30      | 2.1     | 29.0     | 1.7 | 10.3    | 1.5   | 8.6     | 0.8   | 6.3     | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.8     | 8.1     | 0.8     | 8.1      | 0.8 | 8.1     | 0.8   | 8.1     | 0.8   | 8.1     | ns   |
|                      |                | OE to Bn   | 1.8     | 31      | 1.8     | 27.7     | 1.4 | 12.4    | 1.1   | 8.5     | 0.9   | 6.4     | ns   |
| V <sub>CC(A)</sub> = | 5.0 V ± 0.5 V  |            |         |         |         |          |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 22      | 1.5     | 21.4     | 1.0 | 8.8     | 0.7   | 6.0     | 0.4   | 4.2     | ns   |
|                      | delay          | Bn to An   | 0.7     | 13      | 0.7     | 7.0      | 0.4 | 4.8     | 0.3   | 4.5     | 0.3   | 4.3     | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 0.3     | 5.4     | 0.3     | 5.4      | 0.3 | 5.4     | 0.3   | 5.4     | 0.3   | 5.4     | ns   |
|                      |                | OE to Bn   | 2.0     | 30      | 2.0     | 28.7     | 1.6 | 9.7     | 1.4   | 8.0     | 0.7   | 5.7     | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.7     | 6.4     | 0.7     | 6.4      | 0.7 | 6.4     | 0.7   | 6.4     | 0.7   | 6.4     | ns   |
|                      |                | OE to Bn   | 1.5     | 31      | 1.5     | 27.6     | 1.3 | 11.4    | 1.0   | 8.1     | 0.9   | 6.0     | ns   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ ;  $t_{dis}$  is the same as  $t_{PLZ}$  and  $t_{PHZ}$ ;  $t_{en}$  is the same as  $t_{PZL}$  and  $t_{PZH}$ .

8-bit dual supply translating transceiver; 3-state

Table 12. Dynamic characteristics for temperature range -40 °C to +125 °C

Voltages are referenced to GND (ground = 0 V); for test circuit see Fig. 5; for waveforms see Fig. 3 and Fig. 4. [1]

| Symbol               | Parameter      | Conditions |         |         |         |        | Vc  | C(B)    |       |         |       |         | Unit |
|----------------------|----------------|------------|---------|---------|---------|--------|-----|---------|-------|---------|-------|---------|------|
|                      |                |            | 1.5 V : | ± 0.1 V | 1.8 V ± | 0.15 V |     | ± 0.2 V | 3.3 V | ± 0.3 V | 5.0 V | ± 0.5 V | 1    |
|                      |                |            | Min     | Max     | Min     | Max    | Min | Max     | Min   | Max     | Min   | Max     | 1    |
| V <sub>CC(A)</sub> = | 1.5 V ± 0.1 V  |            |         |         |         |        |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.7     | 32      | 1.7     | 27     | 1.3 | 21      | 1.0   | 18      | 0.8   | 16      | ns   |
|                      | delay          | Bn to An   | 0.9     | 32      | 0.9     | 30     | 0.8 | 28      | 0.7   | 28      | 0.7   | 26      | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.5     | 34      | 1.5     | 34     | 1.5 | 34      | 1.5   | 34      | 1.4   | 34      | ns   |
|                      |                | OE to Bn   | 2.4     | 41      | 2.4     | 40     | 1.9 | 18      | 1.7   | 17      | 1.3   | 15      | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.4     | 40      | 0.4     | 40     | 0.4 | 40      | 0.4   | 40      | 0.4   | 40      | ns   |
|                      |                | OE to Bn   | 1.8     | 43      | 1.8     | 41     | 1.5 | 22      | 1.2   | 18      | 0.9   | 16      | ns   |
| V <sub>CC(A)</sub> = | 1.8 V ± 0.15 V |            | '       | '       | ,       | •      |     | '       | '     | '       | '     | '       |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.7     | 30      | 1.7     | 25.9   | 1.3 | 13.2    | 1.0   | 11.4    | 0.8   | 11.1    | ns   |
|                      | delay          | Bn to An   | 0.9     | 27      | 0.9     | 28.8   | 0.8 | 27.6    | 0.7   | 27.4    | 0.7   | 27.4    | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.5     | 34      | 1.5     | 33.6   | 1.5 | 33.4    | 1.5   | 33.3    | 1.4   | 33.2    | ns   |
|                      |                | OE to Bn   | 2.4     | 40      | 2.4     | 36.2   | 1.9 | 17.1    | 1.7   | 16.0    | 1.3   | 14.3    | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.4     | 28      | 0.4     | 28     | 0.4 | 27.8    | 0.4   | 27.7    | 0.4   | 27.7    | ns   |
|                      |                | OE to Bn   | 1.8     | 41      | 1.8     | 40     | 1.5 | 20      | 1.2   | 16.6    | 0.9   | 14.8    | ns   |
| V <sub>CC(A)</sub> = | 2.5 V ± 0.2 V  |            |         |         |         |        |     |         |       | '       |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 28      | 1.5     | 25.4   | 1.2 | 13      | 0.8   | 10.2    | 0.6   | 8.8     | ns   |
|                      | delay          | Bn to An   | 1.2     | 23      | 1.2     | 13.3   | 1.0 | 13.1    | 1.0   | 12.9    | 0.9   | 12.8    | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.4     | 13      | 1.4     | 13     | 1.4 | 13      | 1.4   | 13      | 1.4   | 13      | ns   |
|                      |                | OE to Bn   | 2.3     | 37      | 2.3     | 33.6   | 1.8 | 15      | 1.7   | 14.3    | 0.9   | 10.9    | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 1.0     | 17.2    | 1.0     | 17.2   | 1.0 | 17.3    | 1.0   | 17.2    | 1.0   | 17.3    | ns   |
|                      |                | OE to Bn   | 1.7     | 38      | 1.7     | 32.2   | 1.5 | 18.1    | 1.2   | 14.1    | 1.0   | 11.2    | ns   |
| V <sub>CC(A)</sub> = | 3.3 V ± 0.3 V  |            |         |         |         |        |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 28      | 1.5     | 25.2   | 1.1 | 12.8    | 0.8   | 10.3    | 0.5   | 10.4    | ns   |
|                      | delay          | Bn to An   | 0.8     | 18      | 0.8     | 11.2   | 0.8 | 10.2    | 0.7   | 10.1    | 0.6   | 10      | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 1.6     | 12.2    | 1.6     | 12.2   | 1.6 | 12.2    | 1.6   | 12.2    | 1.6   | 12.2    | ns   |
|                      |                | OE to Bn   | 2.1     | 36      | 2.1     | 33     | 1.7 | 14.3    | 1.5   | 12.6    | 0.8   | 10.3    | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.8     | 14.1    | 0.8     | 14.1   | 0.8 | 13.6    | 0.8   | 13.2    | 0.8   | 13.6    | ns   |
|                      |                | OE to Bn   | 1.8     | 37      | 1.8     | 31.7   | 1.4 | 18.4    | 1.1   | 12.9    | 0.9   | 10.9    | ns   |
| V <sub>CC(A)</sub> = | 5.0 V ± 0.5 V  |            |         |         |         |        |     |         |       |         |       |         |      |
| t <sub>pd</sub>      | propagation    | An to Bn   | 1.5     | 26      | 1.5     | 25.4   | 1.0 | 12.8    | 0.7   | 10      | 0.4   | 8.2     | ns   |
|                      | delay          | Bn to An   | 0.7     | 16      | 0.7     | 11     | 0.4 | 8.8     | 0.3   | 8.5     | 0.3   | 8.3     | ns   |
| t <sub>dis</sub>     | disable time   | OE to An   | 0.3     | 9.4     | 0.3     | 9.4    | 0.3 | 9.4     | 0.3   | 9.4     | 0.3   | 9.4     | ns   |
|                      |                | OE to Bn   | 2.0     | 36      | 2.0     | 32.7   | 1.6 | 13.7    | 1.4   | 12      | 0.7   | 9.7     | ns   |
| t <sub>en</sub>      | enable time    | OE to An   | 0.7     | 10.9    | 0.7     | 10.9   | 0.7 | 10.9    | 0.7   | 10.9    | 0.7   | 10.9    | ns   |
|                      |                | OE to Bn   | 1.5     | 37      | 1.5     | 31.6   | 1.3 | 18.4    | 1.0   | 13.7    | 0.9   | 10.7    | ns   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ ;  $t_{dis}$  is the same as  $t_{PLZ}$  and  $t_{PHZ}$ ;  $t_{en}$  is the same as  $t_{PZL}$  and  $t_{PZH}$ .

8-bit dual supply translating transceiver; 3-state

#### 10.1. Waveforms and test circuit





**Table 13. Measurement points** 

|                                         | p o                 |                     |                          |                          |
|-----------------------------------------|---------------------|---------------------|--------------------------|--------------------------|
| Supply voltage                          | Input [1]           | Output [2]          |                          |                          |
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>M</sub>      | V <sub>M</sub>      | V <sub>X</sub>           | V <sub>Y</sub>           |
| 1.2 V to 1.6 V                          | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.1 V  | V <sub>OH</sub> - 0.1 V  |
| 1.65 V to 2.7 V                         | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> - 0.15 V |
| 3.0 V to 5.5 V                          | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.3 V  | V <sub>OH</sub> - 0.3 V  |

- [1]  $V_{CCI}$  is the supply voltage associated with the data input port.
- [2] V<sub>CCO</sub> is the supply voltage associated with the output port.

#### 8-bit dual supply translating transceiver; 3-state



Test data is given in Table 14.

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance.

V<sub>EXT</sub> = External voltage for measuring switching times.

Fig. 5. Test circuit for measuring switching times

#### Table 14. Test data

| Supply voltage                          | Input              |            | Load           |                | V <sub>EXT</sub>                    |                                     |                                         |  |
|-----------------------------------------|--------------------|------------|----------------|----------------|-------------------------------------|-------------------------------------|-----------------------------------------|--|
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>I</sub> [1] | Δt/ΔV [2]  | C <sub>L</sub> | R <sub>L</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> [3] |  |
| 1.2 V to 5.5 V                          | V <sub>CCI</sub>   | ≤ 1.0 ns/V | 15 pF          | 2 kΩ           | open                                | GND                                 | 2V <sub>CCO</sub>                       |  |

- [1] V<sub>CCI</sub> is the supply voltage associated with the data input port.
- [2] dV/dt ≥ 1.0 V/ns.
- [3] V<sub>CCO</sub> is the supply voltage associated with the output port.

8-bit dual supply translating transceiver; 3-state

### 11. Typical propagation delay characteristics



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)



<sup>(2)</sup>  $V_{CC(B)} = 1.5 \text{ V}.$ 



b. LOW to HIGH propagation delay (A to B)



d. LOW to HIGH propagation delay (B to A)

Typical propagation delay versus load capacitance;  $T_{amb}$  = 25 °C;  $V_{CC(A)}$  = 1.2 V

15 / 28

<sup>(3)</sup>  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$ (6)  $V_{CC(B)} = 5.0 \text{ V}.$ 

#### 8-bit dual supply translating transceiver; 3-state



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)

- (1)  $V_{CC(B)} = 1.2 \text{ V}.$
- (2)  $V_{CC(B)} = 1.5 \text{ V}.$
- (3)  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$

- (6)  $V_{CC(B)} = 5.0 \text{ V}.$

Fig. 7. Typical propagation delay versus load capacitance;  $T_{amb} = 25 \, ^{\circ}C$ ;  $V_{CC(A)} = 1.5 \, V$ 





#### 8-bit dual supply translating transceiver; 3-state



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)

- (1)  $V_{CC(B)} = 1.2 \text{ V}.$
- (2)  $V_{CC(B)} = 1.5 \text{ V}.$
- (3)  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$

- (6)  $V_{CC(B)} = 5.0 \text{ V}.$

Fig. 8. Typical propagation delay versus load capacitance;  $T_{amb} = 25 \, ^{\circ}C$ ;  $V_{CC(A)} = 1.8 \, V$ 





#### 8-bit dual supply translating transceiver; 3-state



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)

- (1)  $V_{CC(B)} = 1.2 \text{ V}.$
- (2)  $V_{CC(B)} = 1.5 \text{ V}.$
- (3)  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$

- (6)  $V_{CC(B)} = 5.0 \text{ V}.$

Fig. 9. Typical propagation delay versus load capacitance;  $T_{amb} = 25 \, ^{\circ}C$ ;  $V_{CC(A)} = 2.5 \, V$ 





#### 8-bit dual supply translating transceiver; 3-state



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)

- (1)  $V_{CC(B)} = 1.2 \text{ V}.$
- (2)  $V_{CC(B)} = 1.5 \text{ V}.$
- (3)  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$

- (6)  $V_{CC(B)} = 5.0 \text{ V}.$

Fig. 10. Typical propagation delay versus load capacitance;  $T_{amb}$  = 25 °C;  $V_{CC(A)}$  = 3.3 V





#### 8-bit dual supply translating transceiver; 3-state



a. HIGH to LOW propagation delay (A to B)



c. HIGH to LOW propagation delay (B to A)

- (1)  $V_{CC(B)} = 1.2 \text{ V}.$
- (2)  $V_{CC(B)} = 1.5 \text{ V}.$
- (3)  $V_{CC(B)} = 1.8 \text{ V}.$ (4)  $V_{CC(B)} = 2.5 \text{ V}.$ (5)  $V_{CC(B)} = 3.3 \text{ V}.$
- (6)  $V_{CC(B)} = 5.0 \text{ V}.$

Fig. 11. Typical propagation delay versus load capacitance;  $T_{amb} = 25 \, ^{\circ}C$ ;  $V_{CC(A)} = 5 \, V$ 



b. LOW to HIGH propagation delay (A to B)



8-bit dual supply translating transceiver; 3-state

### 12. Application information

#### 12.1. Unidirectional logic level-shifting application

The circuit given in Fig. 12 is an example of the 74LVC8T245; 74LVCH8T245 being used in an unidirectional logic level-shifting application.



Table 15. Description unidirectional logic level-shifting application

| Name               | Function         | Description                                               |
|--------------------|------------------|-----------------------------------------------------------|
| V <sub>CC(A)</sub> | V <sub>CC1</sub> | supply voltage of system-1 (1.2 V to 5.5 V)               |
| GND                | GND              | device GND                                                |
| Α                  | OUT              | output level depends on V <sub>CC1</sub> voltage          |
| В                  | IN               | input threshold value depends on V <sub>CC2</sub> voltage |
| DIR                | DIR              | the GND (LOW level) determines B port to A port direction |
| V <sub>CC(B)</sub> | V <sub>CC2</sub> | supply voltage of system-2 (1.2 V to 5.5 V)               |
| ŌĒ                 | ŌĒ               | The GND (LOW level) enables the output ports              |

#### 12.2. Bidirectional logic level-shifting application

Fig. 13 shows the 74LVC8T245; 74LVCH8T245 being used in a bidirectional logic level-shifting application.



#### 8-bit dual supply translating transceiver; 3-state

<u>Table 16</u> gives a sequence that will illustrate data transmission from system-1 to system-2 and then from system-2 to system-1.

Table 16. Description bidirectional logic level-shifting application

 $H = HIGH \text{ voltage level}; L = LOW \text{ voltage level}; Z = high-impedance OFF-state.}$ 

| State | DIR CTRL | OE | I/O-1  | I/O-2  | Description                                                                                                               |
|-------|----------|----|--------|--------|---------------------------------------------------------------------------------------------------------------------------|
| 1     | Н        | L  | output | input  | system-1 data to system-2                                                                                                 |
| 2     | Н        | Н  | Z      | Z      | system-2 is getting ready to send data to system-1. I/O-1 and I/O-2 are disabled. The bus-line state depends on bus hold. |
| 3     | L        | Н  | Z      | Z      | DIR bit is set LOW. I/O-1 and I/O-2 still are disabled. The bus-line state depends on bus hold.                           |
| 4     | L        | L  | input  | output | system-2 data to system-1                                                                                                 |

#### 12.3. Power-up considerations

The device is designed such that no special power-up sequence is required other than GND being applied first.

Table 17. Typical total supply current  $(I_{CC(A)} + I_{CC(B)})$ 

| V <sub>CC(A)</sub> | V <sub>CC(B)</sub> |       |       |       |       |    |  |
|--------------------|--------------------|-------|-------|-------|-------|----|--|
|                    | 0 V                | 1.8 V | 2.5 V | 3.3 V | 5.0 V |    |  |
| 0 V                | 0                  | < 1   | < 1   | < 1   | < 1   | μΑ |  |
| 1.8 V              | < 1                | < 2   | < 2   | < 2   | 2     | μΑ |  |
| 2.5 V              | < 1                | < 2   | < 2   | < 2   | < 2   | μΑ |  |
| 3.3 V              | < 1                | < 2   | < 2   | < 2   | < 2   | μΑ |  |
| 5.0 V              | < 1                | 2     | < 2   | < 2   | < 2   | μΑ |  |

8-bit dual supply translating transceiver; 3-state

### 13. Package outline

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- $2. \ Plastic \ interlead \ protrusions \ of \ 0.25 \ mm \ maximum \ per \ side \ are \ not \ included.$

sot355-1\_po

| OUTLINE  |     | REFER  | RENCES |   | EUROPEAN   | ISSUE DATE                       |
|----------|-----|--------|--------|---|------------|----------------------------------|
| VERSION  | IEC | JEDEC  | EIAJ   |   | PROJECTION | 1330E DATE                       |
| SOT355-1 |     | MO-153 |        |   |            | <del>-03-02-19</del><br>24-11-07 |
|          | I . | l      | l      | 1 | '          |                                  |

Fig. 14. Package outline SOT355-1 (TSSOP24)

8-bit dual supply translating transceiver; 3-state

DHVQFN24: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 24 terminals; body  $3.5 \times 5.5 \times 0.85$  mm

SOT815-1



Fig. 15. Package outline SOT815-1 (DHVQFN24)

#### 8-bit dual supply translating transceiver; 3-state

DHXQFN24: plastic, leadless dual in-line compatible thermal enhanced extreme thin quad flat package; no leads; 24 terminals; 0.4 mm pitch; body 2 mm x 4 mm x 0.48 mm SOT8024-1 D АВ  $A_3$ E pin 1 index area seating plane  $A_{1} \\$ detail X △ z C 2x ⊕ w M C A B // y<sub>1</sub> C pin 1 index area 11 12 e (20x) E<sub>1</sub> 13 pin1 I.D. 24 L (24x) 23 14 u M C A B bv M C (24x) 2 mm scale Dimensions (mm are the original dimensions) Unit  $\mathsf{A}_3$ b D  $D_1$ Е  $E_1$ е L Α  $A_1$ k u z У У1 0.23 0.48 0.05 3.00 1.00 0.35 max 0.15 4.0 2.95 2.0 nom 0.45 0.02 0.18 0.95 0.4 0.30 0.1 0.05 0.1 0.05 0.05 0.05 (typ) min 0.42 0.00 0.13 2.90 0.90 0.2 0.25 sot8024-1\_po References Outline European Issue date projection version IEC **JEDEC** JEITA 20-09-18 SOT8024-1  $\bigcirc$ 

Fig. 16. Package outline SOT8024-1 (DHXQFN24)

20-09-22

8-bit dual supply translating transceiver; 3-state

### 14. Abbreviations

#### **Table 18. Abbreviations**

| Acronym | Description             |
|---------|-------------------------|
| CDM     | Charged Device Model    |
| DUT     | Device Under Test       |
| ESD     | ElectroStatic Discharge |
| НВМ     | Human Body Model        |

# 15. Revision history

#### **Table 19. Revision history**

| Document ID         | Release date               | Data sheet status                                                                                                     | Change notice       | Supersedes            |  |  |  |  |  |
|---------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|--|--|--|--|--|
| 74LVC_LVCH8T245 v.7 | 20241129                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.6   |  |  |  |  |  |
| Modifications:      | • <u>Fig. 14</u> : Alig    | Fig. 14: Aligned TSSOP package outline drawing to JEDEC MO-153.                                                       |                     |                       |  |  |  |  |  |
| 74LVC_LVCH8T245 v.6 | 20230810                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.5   |  |  |  |  |  |
| Modifications:      | Section 2: E               | SD specification updated                                                                                              | according to the la | atest JEDEC standard. |  |  |  |  |  |
| 74LVC_LVCH8T245 v.5 | 20210429                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.4   |  |  |  |  |  |
| Modifications:      | Type number                | Type number 74LVC8T245BZ (SOT8024-1 / DHXQFN24) added.                                                                |                     |                       |  |  |  |  |  |
| 74LVC_LVCH8T245 v.4 | 20200922                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.3   |  |  |  |  |  |
| Modifications:      | guidelines o • Legal texts | of this data sheet has been<br>of Nexperia.<br>have been adapted to the<br>rating values for P <sub>tot</sub> total p | new company nar     | ne where appropriate. |  |  |  |  |  |
| 74LVC_LVCH8T245 v.3 | 20111212                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.2   |  |  |  |  |  |
| Modifications:      | Legal pages                | s updated.                                                                                                            |                     | 1                     |  |  |  |  |  |
| 74LVC_LVCH8T245 v.2 | 20110211                   | Product data sheet                                                                                                    | -                   | 74LVC_LVCH8T245 v.1   |  |  |  |  |  |
| 74LVC_LVCH8T245 v.1 | 20100111                   | Product data sheet                                                                                                    | -                   | -                     |  |  |  |  |  |

### 8-bit dual supply translating transceiver; 3-state

### 16. Legal information

#### **Data sheet status**

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### **Nexperia**

# 74LVC8T245; 74LVCH8T245

8-bit dual supply translating transceiver; 3-state

### **Contents**

| 1. General description                                | 1  |
|-------------------------------------------------------|----|
| 2. Features and benefits                              | 1  |
| 3. Ordering information                               | 2  |
| 4. Functional diagram                                 |    |
| 5. Pinning information                                |    |
| 5.1. Pinning                                          |    |
| 5.2. Pin description                                  |    |
| 6. Functional description                             | 4  |
| 7. Limiting values                                    | 5  |
| 8. Recommended operating conditions                   | 5  |
| 9. Static characteristics                             |    |
| 10. Dynamic characteristics                           | 9  |
| 10.1. Waveforms and test circuit                      | 13 |
| 11. Typical propagation delay characteristics         | 15 |
| 12. Application information                           |    |
| 12.1. Unidirectional logic level-shifting application | 21 |
| 12.2. Bidirectional logic level-shifting application  |    |
| 12.3. Power-up considerations                         | 22 |
| 13. Package outline                                   | 23 |
| 14. Abbreviations                                     | 26 |
| 15. Revision history                                  | 26 |
| 16. Legal information                                 | 27 |
|                                                       |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 29 November 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved



### **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935