

# **CSP2510CPGI Datasheet**



https://www.DiGi-Electronics.com

DiGi Electronics Part Number CSP2510CPGI-DG

Manufacturer Renesas Electronics Corporation

Manufacturer Product Number CSP2510CPGI

Description IC PLL DRIVER ZD BUFFER 24TSSOP

Detailed Description PLL Driver, Zero Delay Buffer IC 140MHz 1 24-TSSOP

(0.173", 4.40mm Width)



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



# **Purchase and inquiry**

| Manufacturer Product Number:                                                          | Manufacturer:                                                                                                      |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| CSP2510CPGI                                                                           | Renesas Electronics Corporation                                                                                    |
| Series:                                                                               | Product Status:                                                                                                    |
|                                                                                       | Obsolete                                                                                                           |
| DiGi-Electronics Programmable:                                                        | Type:                                                                                                              |
| Not Verified                                                                          | PLL Driver, Zero Delay Buffer                                                                                      |
| PLL:                                                                                  | Input:                                                                                                             |
| Yes with Bypass                                                                       | Clock                                                                                                              |
| Output:                                                                               | Number of Circuits:                                                                                                |
| Clock                                                                                 | 1                                                                                                                  |
| Ratio - Input:Output:                                                                 | Differential - Input:Output:                                                                                       |
| 1:10                                                                                  | NI= /NI=                                                                                                           |
| 1.10                                                                                  | No/No                                                                                                              |
| Frequency - Max:                                                                      | Divider/Multiplier:                                                                                                |
|                                                                                       |                                                                                                                    |
| Frequency - Max:                                                                      | Divider/Multiplier:                                                                                                |
| Frequency - Max:<br>140MHz                                                            | Divider/Multiplier: No/No                                                                                          |
| Frequency - Max: 140MHz Voltage - Supply:                                             | Divider/Multiplier: No/No Operating Temperature:                                                                   |
| Frequency - Max: 140MHz Voltage - Supply: 3V ~ 3.6V                                   | Divider/Multiplier:  No/No  Operating Temperature:  -40°C ~ 85°C                                                   |
| Frequency - Max:  140MHz  Voltage - Supply:  3V ~ 3.6V  Mounting Type:                | Divider/Multiplier:  No/No  Operating Temperature:  -40°C ~ 85°C  Package / Case:                                  |
| Frequency - Max:  140MHz  Voltage - Supply:  3V ~ 3.6V  Mounting Type:  Surface Mount | Divider/Multiplier:  No/No  Operating Temperature:  -40°C ~ 85°C  Package / Case:  24-TSSOP (0.173", 4.40mm Width) |

# **Environmental & Export classification**

| RoHS Status:       | Moisture Sensitivity Level (MSL): |
|--------------------|-----------------------------------|
| RoHS non-compliant | 3 (168 Hours)                     |
| REACH Status:      | ECCN:                             |
| REACH Unaffected   | EAR99                             |
| HTSUS.             |                                   |

8542.39.0001



# 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER

## IDTCSP2510C

### **FEATURES:**

- Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
- · Distributes one clock input to one bank of ten outputs
- · Output enable bank control
- External feedback (FBIN) pin is used to synchronize the outputs to the clock input signal
- · No external RC network required for PLL loop stability
- Operates at 3.3V VDD
- tpd Phase Error at 133MHz: < ±150ps</li>
- Jitter (peak-to-peak) at 133MHz: < ±75ps @ 133MHz</li>
- Spread Spectrum Compatible
- Operating frequency 25MHz to 140MHz
- · Available in 24-Pin TSSOP package

## **APPLICATIONS:**

- SDRAM Modules
- · PC Motherboards
- Workstations

### **DESCRIPTION:**

The CSP2510C is a high performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CSP2510C operates at 3.3V.

One bank of ten outputs provide low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. The outputs can be enabled or disabled via the control G input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CSP2510C does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CSP2510C requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for the test purposes by strapping AVDD to ground.

The CSP2510C is specified for operation from  $0^{\circ}$ C to  $+85^{\circ}$ C. This device is also available (on special order) in Industrial temperature range (-40°C to  $+85^{\circ}$ C). See ordering information for details.

## FUNCTIONAL BLOCK DIAGRAM



0°C TO 85°C TEMPERATURE RANGE

**NOVEMBER** 2008

## **PIN CONFIGURATION**



## ABSOLUTE MAXIMUM RATINGS(1)

| Symbol                 | Rating                           | Max                           | Unit |
|------------------------|----------------------------------|-------------------------------|------|
| V <sub>DD</sub>        | Supply Voltage Range             | -0.5 to +4.6                  | V    |
| VI <sup>(1)</sup>      | Input Voltage Range              | -0.5 to +6.5                  | V    |
| Vo <sup>(1,2)</sup>    | Voltage range applied to any     | -0.5 to V <sub>DD</sub> + 0.5 | V    |
|                        | output in the high or low state  |                               |      |
| lik                    | Input clamp current              | -50                           | mA   |
| (VI <0)                |                                  |                               |      |
| Іок                    | Terminal Voltage with Respect    | ±50                           | mA   |
| (Vo <0 or              | to GND (inputs VIH 2.5, VIL 2.5) |                               |      |
| Vo > VDD)              |                                  |                               |      |
| lo                     | Continuous Output Current        | ±50                           | mA   |
| (VO = 0  to  VDD)      |                                  |                               |      |
| V <sub>DD</sub> or GND | Continuous Current               | ±100                          | mA   |
| Tstg                   | Storage Temperature Range        | - 65 to +150                  | °C   |
| TJ                     | Junction Temperature             | +150                          | °C   |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
  permanent damage to the device. This is a stress rating only and functional operation
  of the device at these or any other conditions above those indicated in the operational
  sections of this specification is not implied. Exposure to absolute maximum rating
  conditions for extended periods may affect reliability.
- The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

### CAPACITANCE

| Parameter | Description        | Min. | Тур. | Max. | Unit |
|-----------|--------------------|------|------|------|------|
| Cin       | Input Capacitance  | _    | 5    | _    | pF   |
|           | VI = VDD or GND    |      |      |      |      |
| Со        | Output Capacitance | _    | 6    | _    | pF   |
|           | Vo = Vdd or GND    |      |      |      |      |
| CL        | Load Capacitance   | _    | 30   |      | pF   |

#### NOTE:

1. Unused inputs must be held HIGH or LOW to prevent them from floating.

## RECOMMENDED OPERATING CONDITIONS

| Symbol    | Description                    | Min. | Max. | Unit |
|-----------|--------------------------------|------|------|------|
| Vdd, AVdd | Power Supply Voltage           | 3    | 3.6  | V    |
| TA        | Operating Free-Air Temperature | 0    | +85  | °C   |

# **PIN DESCRIPTION**

| Tern    | ninal          |        |                                                                                                                                                 |
|---------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Name    | No.            | Туре   | Description                                                                                                                                     |
| CLK     | 24             | I      | Clock input. CLK provides the clock signal to be distributed by the CSP2510C clock driver. CLK is used to provide the reference signal          |
|         |                |        | to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase      |
|         |                |        | lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback |
|         |                |        | signal to its reference signal.                                                                                                                 |
| FBIN    | 13             | I      | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The                |
|         |                |        | integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN.                                      |
| G       | 11             | I      | Output bank enable. G is the output enable for outputs Y(0:9). When G is low, outputs Y(0:9) are disabled to a logic-low state. When            |
|         |                |        | G is high, all outputs Y(0:9) are enabled and switch at the same frequency as CLK.                                                              |
| FBOUT   | 12             | 0      | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to                   |
|         |                |        | FBIN, FBOUT completes the feedback loop of the PLL.                                                                                             |
| Y (0:9) | 3, 4, 5, 8, 9, | 0      | Clock outputs. These outputs provide low-skew copies of CLK. Output bank Y(0:9) is enabled via the G input. These outputs can be                |
|         | 15, 16, 17,    |        | disabled to a logic-low state by de-asserting the G control input.                                                                              |
|         | 20, 21         |        |                                                                                                                                                 |
| AVDD    | 23             | Power  | Analog power supply. AVDD provides the power reference for the analog circuitry. In addition, AVDD can be used to bypass the PLL                |
|         |                |        | for test purposes. When AVDD is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                         |
| AGND    | 1              | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                     |
| Vdd     | 2, 10, 14, 22  | Power  | Power supply                                                                                                                                    |
| GND     | 6, 7, 18, 19   | Ground | Ground                                                                                                                                          |

# STATIC FUNCTION TABLE (AVDD=0V)

| Inputs |         | Outputs |         |
|--------|---------|---------|---------|
| G      | CLK     | Y (0:9) | FBOUT   |
| L      | L       | L       | L       |
| L      | Н       | L       | Н       |
| Н      | Н       | Н       | Н       |
| Н      | L       | L       | L       |
| Н      | running | running | running |

# DYNAMIC FUNCTION TABLE (AVDD = 3.3V)

| Inp | Inputs  |                | outs           |
|-----|---------|----------------|----------------|
| G   | CLK     | Y (0:9)        | FBOUT          |
| Х   | L       | L              | L              |
| L   | running | L              | runningin      |
|     |         |                | phase with CLK |
| L   | Н       | L              | Н              |
| Н   | running | running in     | runningin      |
|     |         | phase with CLK | phase with CLK |
| Н   | Н       | Н              | Н              |

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING FREE-AIR TEMPERATURE RANGE(1)

| Symbol              | Description                   | Test Conditions                                     | VDD          | Min.    | Тур. (2) | Max. | Unit |
|---------------------|-------------------------------|-----------------------------------------------------|--------------|---------|----------|------|------|
| Vik                 | Input Clamp Voltage           | II = -18mA                                          | 3V           | _       | _        | -1.2 | V    |
| Vih                 | Input HIGH Level              |                                                     | _            | 2       | _        | _    | V    |
| VIL                 | Input LOW Level               |                                                     | _            | _       | _        | 0.8  | V    |
|                     |                               | Іон = -100μΑ                                        | Min. to Max. | VDD-0.2 | _        | _    |      |
| Vон                 | HIGH Level Output Voltage     | Iон = -12mA                                         | 3V           | 2.1     | _        | _    | V    |
|                     |                               | Iон = -6mA                                          | 3V           | 2.4     | _        | _    |      |
|                     |                               | IoL = 100μA                                         | Min. to Max. | _       | _        | 0.2  |      |
| Vol                 | LOW Level Output Voltage      | IoL = 12mA                                          | 3V           | _       | _        | 0.8  | V    |
|                     |                               | IOL = 6mA                                           | 3V           | _       | _        | 0.55 |      |
| lı                  | Input Current                 | VI = VDD or GND                                     | 3.6V         | _       | _        | ±5   | μΑ   |
| IDD                 | Supply Current                | VI = VDD or GND, AVDD = GND,                        | 3.6V         | _       | _        | 10   | μΑ   |
|                     |                               | Io = 0, Outputs: LOW or HIGH                        |              |         |          |      |      |
| ΔIDD                | Change in Supply Current      | One input at VDD - 0.6V, other inputs at VDD or GND | 3.3V to 3.6V | _       | _        | 500  | μΑ   |
| CPD                 | Power Dissipation Capacitance |                                                     | 3.6V         | _       | 10       | 14   | pF   |
| IDDA <sup>(3)</sup> | AVDD Power Supply Current     |                                                     | AVDD = 3.3V  | _       | 10       |      | mA   |

#### NOTES:

- 1. For Industrial devices, operating free-air temperature = -40°C to +85°C.
- 2. For conditions shown as Min. or Max., use the appropriate value specified under recommended operating conditions.
- 3. For IDD of AVDD, see TYPICAL CHARACTERISTICS.

# TIMING REQUIREMENTS OVER OPERATING RANGE OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE<sup>(1)</sup>

|        |                                   | Min. | Max. | Unit |
|--------|-----------------------------------|------|------|------|
|        | Clock frequency                   | 25   | 140  | MHz  |
| fclock | Input clock duty cycle            | 40%  | 60%  |      |
|        | Stabilization time <sup>(2)</sup> | _    | 1    | ms   |

#### NOTES:

- 1. For Industrial devices, operating free-air temperature = -40  $^{\circ}$ C to +85  $^{\circ}$ C.
- 2. Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable.

## IDTCSP2510C 3.3V PHASE-LOCK LOOP CLOCK DRIVER

0°CTO85°CTEMPERATURE RANGE

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, $CL = 30pF^{(1)}$

|                                      |                        |                | VDD = 3.3V ± 0.3V |      |      |      |
|--------------------------------------|------------------------|----------------|-------------------|------|------|------|
| Parameter (2)                        | From (Input)           | To (Output)    | Min.              | Тур. | Max. | Unit |
| tphase error                         | 100MHz < CLK↑ < 133MHz | FBIN↑          | -150              |      | 150  | ps   |
| tphase error – jitter <sup>(3)</sup> | CLK↑ = 133MHz          | FBIN↑          | -50               |      | 50   | ps   |
| tsk(o) <sup>(4)</sup>                | Any Y (133MHz)         | Any Y          |                   |      | 150  | ps   |
| Jitter (cycle-cycle)                 | CLK = 133MHz           | Any Y or FBOUT | <b>-75</b>        |      | 75   | ps   |
| (peak-to-peak)                       |                        |                |                   |      |      |      |
| Duty cycle reference (5)             | CLK = 133MHz           | Any Y or FBOUT | 45                |      | 55   | %    |
| tr.                                  |                        | Any Y or FBOUT | 0.8               |      | 2.1  | ns   |
| tF                                   |                        | Any Y or FBOUT | 0.8               |      | 2.7  | ns   |

#### NOTES:

- 1. For Industrial devices, operating free-air temperature = -40°C to +85°C. See PARAMETER MEASUREMENT INFORMATION.
- 2. The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.
- 3. Phase error does not include jitter.
- 4. The tsk(o) specification is only valid for equal loading of all outputs.
- 5. See TYPICAL CHARACTERISTICS.

0 V

Vон 2V

0.4V

Vol

50% VDD

50% VDD

# PARAMETER MEASUREMENT INFORMATION (1)



Load Circuit and Voltage Waveforms



Phase ERROR and Skew Calculations (3,4)

#### NOTES:

- 1. All inputs pulses are supplied by generators having the following characteristics:  $PRR \le 100MHz$   $Zo = 50\Omega$ ,  $tR \le 1.2$  ns.  $tF \le 1.2$  ns.
- 2. CL includes probe and jig capacitance.
- 3. The outputs are measured one at a time with one transition per measurement.
- 4. Phase error measurements require equal loading at outputs Y and FBOUT. CF = CL − CFBIN − CPCBTRACE; CFBIN ≅ 6pF.

## **TYPICAL CHARACTERISTICS**

Phase Error vs Clock Frequency AVDD and VDD = 3.3V Ta = 25C



Analog Supply Current vs. Clock Frequency AVDD and VDD = 3.3V Ta = 25C



# TYPICAL CHARACTERISTICS (CONT.)

Output Duty Cycle vs Clock Frequency AVDD and VDD = 3.3V Ta = 25C



Jitter vs Clock Frequency Avcc and Vcc = 3.3V Ta = 25C



# ORDERING INFORMATION



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.



# **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com