

## **SY89871UMG Datasheet**



https://www.DiGi-Electronics.com

DiGi Electronics Part Number SY89871UMG-DG

Manufacturer Microchip Technology

Manufacturer Product Number SY89871UMG

Description IC CLK BUFFER 1:3 2.5GHZ 16MLF

Detailed Description Clock Fanout Buffer (Distribution), Divider IC 1:3 2.5

GHz 16-VFQFN Exposed Pad, 16-MLF®



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



### **Purchase and inquiry**

| Manufacturer Product Number:          | Manufacturer:                |
|---------------------------------------|------------------------------|
| SY89871UMG                            | Microchip Technology         |
| Series:                               | Product Status:              |
| Precision Edge®                       | Active                       |
| Type:                                 | Number of Circuits:          |
| Fanout Buffer (Distribution), Divider | 1                            |
| Ratio - Input:Output:                 | Differential - Input:Output: |
| 1:3                                   | Yes/Yes                      |
| Input:                                | Output:                      |
| CML, HSTL, LVDS, LVPECL               | LVPECL                       |
| Frequency - Max:                      | Voltage - Supply:            |
| 2.5 GHz                               | 2.375V ~ 3.63V               |
| Operating Temperature:                | Mounting Type:               |
| -40°C ~ 85°C                          | Surface Mount                |
| Package / Case:                       | Supplier Device Package:     |
| 16-VFQFN Exposed Pad, 16-MLF®         | 16-MLF® (3x3)                |
| Base Product Number:                  |                              |
| SY89871                               |                              |

### **Environmental & Export classification**

| RoHS Status:     | Moisture Sensitivity Level (MSL): |
|------------------|-----------------------------------|
| ROHS3 Compliant  | 2 (1 Year)                        |
| REACH Status:    | ECCN:                             |
| REACH Unaffected | EAR99                             |
| HTSUS:           |                                   |
| 8542.39.0001     |                                   |



#### SY89871U

# 2.5GHz Any Diff. In-To-LVPECL Programmable Clock Divider/Fanout Buffer w/ Internal Termination



#### **General Description**

The SY89871U is a 2.5V/3.3V LVPECL output precision clock divider capable of accepting a high-speed differential clock input (AC or DC-coupled) CML, LVPECL, HSTL or LVDS clock input signal and dividing down the frequency using a programmable divider ratio to create a frequency-locked lower speed version of the input clock (Bank B). Available divider ratios are 2, 4, 8, and 16. In a typical 622MHz clock system this would provide availability of 311MHz, 115MHz, 77MHz, or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A  $V_{\mathsf{REF-AC}}$  reference is included for AC-coupled applications.

The SY89871U includes two phase-matched output banks. Bank A (QA) is a frequency-matched copy of the input. Bank B (QB0, QB1) is a divided down output of the input frequency. Bank A and Bank B maintain a matched delay independent of the divider setting.

Data sheets and support documentation can be found on Micrel's web site at: www.micrel.com.

#### **Typical Performance**



United States Patent No. RE44,134 Precision Edge is a registered trademark of Micrel, Inc

#### **Features**

- Two matched-delay outputs:
  - Bank A: undivided pass-through (QA)
  - Bank B: programmable divide by 2, 4, 8, 16 (QB0, QB1)
- Matched delay: all outputs have matched delay, independent of divider setting
- Guaranteed AC performance:
  - $->2.5GHz f_{MAX}$
  - $< 250 ps t_r/t_f$
  - <670ps t<sub>pd</sub> (matched delay)
  - <15ps within-device skew
- Low jitter design
  - 231fs RMS phase jitter (Typ)
- Power supply 3.3V or 2.5V
- Unique patent-pending input termination and VT pin for DC- and AC- coupled inputs: any differential inputs (LVPECL, LVDS, CML, HSTL)
- TTL/CMOS inputs for select and reset
- 100K EP compatible LVPECL outputs
- Parallel programming capability
- Wide operating temperature range: -40°C to +85°C
- Available in 16-pin (3mm x 3mm) QFN package

#### **Applications**

- OC-3 to OC-192 SONET/SDH applications
- Transponders
- Oscillators
- SONET/SDH line cards

### **Functional Block Diagram**



### **Ordering Information**

| Part Number                   | Package Type | Operating Range | Package Marking                      | Lead Finish    |
|-------------------------------|--------------|-----------------|--------------------------------------|----------------|
| SY89871UMG <sup>(2)</sup>     | QFN-16       | Industrial      | 871U with Pb-Free bar line indicator | NiPdAu Pb-Free |
| SY89871UMGTR <sup>(1,2)</sup> | QFN-16       | Industrial      | 871U with Pb-Free bar line indicator | NiPdAu Pb-Free |

#### Note:

- 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only.
- 2. Tape and Reel.

### **Pin Configuration**



### **Pin Description**

| Pin Number | Pin Name               | Pin Function                                                                                                                                                                                                                                                                         |
|------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 4 | QB0, /QB0<br>QB1, /QB1 | Differential Buffered Output Clocks: The differential output is a divided-down version of the input frequency and has a matched output delay with Bank A. Divided by 2, 4, 8, or 16. See "Truth Table." Unused output pairs may be left floating.                                    |
| 5, 6       | QA, /QA                | Differential Buffered Undivided Output Clock.                                                                                                                                                                                                                                        |
| 7, 14      | VCC                    | Positive Power Supply: Bypass with 0.1µF and 0.01µF low ESR capacitors.                                                                                                                                                                                                              |
| 8          | /RESET                 | Output Reset: Internal 25K $\Omega$ pull-up. Logic LOW will reset the divider select. See "Truth Table." Input threshold is $V_{CC}/2$ .                                                                                                                                             |
| 12, 9      | IN, /IN                | Differential Input: Internal $50\Omega$ termination resistors to VT input. See "Input Interface Applications" section.                                                                                                                                                               |
| 10         | VREF-AC                | Reference Voltage: Equal to $V_{CC}$ –1.4V (approx.), and used for AC-coupled applications. For DC-coupled applications, VREF-AC is normally left floating. Maximum sink/source current is 0.5mA. See "Input Interface Applications" section.                                        |
| 11         | VT                     | Input Termination Center-Tap: Each side of differential input pair terminates to this pin. The VT pin provides a center tap to a termination network for maximum interface flexibility. For CML and LVDS inputs, leave this pin floating. See "Input Interface Application" section. |
| 13         | GND                    | Ground.                                                                                                                                                                                                                                                                              |
| 15, 16     | S1, S0                 | Select Pins: See "Truth Table." LVTTL/CMOS logic levels. Internal 25K $\Omega$ pull-up resistor. Logic HIGH if left unconnected (divided by 16 mode). S0 = LSB. Input threshold is $V_{CO}/2$ .                                                                                      |

### **Truth Table**

| /RESET | S1 | S0 | Bank A Output | Bank B Outputs       |
|--------|----|----|---------------|----------------------|
| 1      | 0  | 0  | Input Clock   | Input Clock ÷ 2      |
| 1      | 0  | 1  | Input Clock   | Input Clock ÷ 4      |
| 1      | 1  | 0  | Input Clock   | Input Clock ÷ 8      |
| 1      | 1  | 1  | Input Clock   | Input Clock ÷ 16     |
| 0      | Х  | Х  | Input Clock   | QB = LOW, /QB = HIGH |

#### **Absolute Maximum Ratings**(1)

#### 

### Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )         | +2.375V to +3.63V |
|-------------------------------------------|-------------------|
| Ambient Temperature (T <sub>A</sub> )     | 40°C to +85°C     |
| Package Thermal Resistance <sup>(3)</sup> |                   |
| QFN $(\theta_{JA})$                       |                   |
| Still-Air                                 | 60°C/W            |
| 500lfpm                                   | 54°C/W            |
| QFN $(\psi_{JB})$                         |                   |
| Junction-to-board                         | 38°C/W            |
|                                           |                   |

#### DC Electrical Characteristics<sup>(4)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise stated.

| Symbol               | Parameter                                  | Condition                      | Min                    | Тур                    | Max                    | Units |
|----------------------|--------------------------------------------|--------------------------------|------------------------|------------------------|------------------------|-------|
| Vcc                  | Power Supply Voltage                       |                                | 2.37                   |                        | 3.60                   | V     |
| I <sub>CC</sub>      | Power Supply Current                       | No load, max V <sub>CC</sub> . |                        | 50                     | 75                     | mA    |
| R <sub>IN</sub>      | Differential Input Resistance, (IN-to-/IN) |                                | 90                     | 100                    | 110                    | Ω     |
| V <sub>IH</sub>      | Input HIGH Voltage, (IN-to-/IN)            |                                | 0.1                    |                        | V <sub>CC</sub> +0.3   | V     |
| V <sub>IL</sub>      | Input LOW Voltage, (IN-to-/IN)             |                                | -0.3                   |                        | V <sub>IH</sub> -0.1   | V     |
| V <sub>IN</sub>      | Input Voltage Swing                        | Note 5                         | 0.1                    |                        | Vcc                    | V     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing           | Notes 5, 6                     | 0.2                    |                        |                        | V     |
| I <sub>IN</sub>      | Input Current, (IN-to-/IN)                 | Note 7                         |                        |                        | 45                     | mA    |
| V <sub>REF_AC</sub>  | Reference Voltage                          |                                | V <sub>CC</sub> -1.525 | V <sub>CC</sub> -1.425 | V <sub>CC</sub> -1.325 | V     |

#### Notes:

- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Junction-to-board resistance assumes exposed pad is soldered (or equivalent) to the device's most Negative potential on the PCB.
- 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 5. See "Timing Diagram" for VIN definition. VIN (max.) is specified when VT is floating.
- 6. See "Typical Operating Characteristics" section for VDIFF definition.
- 7. Due to the internal termination (see "Input Buffer Structure" section) the input current depends on the applied voltages at IN, /IN and VT inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit.

<sup>1.</sup> Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" sections are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

### (100KEP) LVPECL DC Electrical Characteristics<sup>(8)</sup>

VCC = 3.3V  $\pm$  10% or 2.5V  $\pm$  5%; T<sub>A</sub> = -40°C to +85°C, R<sub>L</sub> = 50 $\Omega$  to V<sub>CC</sub> -2V, unless otherwise stated.

| Symbol           | Parameter                         | Condition | Min                    | Тур                    | Max                    | Units |
|------------------|-----------------------------------|-----------|------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>  | Output HIGH Voltage               |           | V <sub>CC</sub> -1.145 | V <sub>CC</sub> -1.020 | V <sub>CC</sub> -0.895 | V     |
| $V_{OL}$         | Output LOW Voltage                |           | V <sub>CC</sub> -1.945 | V <sub>CC</sub> -1.820 | V <sub>CC</sub> -1.695 | V     |
| V <sub>OUT</sub> | Output Voltage Swing              |           | 550                    | 800                    | 1050                   | mV    |
| $V_{DIFF\_OUT}$  | Differential Output Voltage Swing |           | 1.10                   | 1.6                    | 2.1                    | V     |

### LVTTL/ LVCMOS DC Electrical Characteristics<sup>(8)</sup>

VCC =  $3.3V \pm 10\%$  or  $2.5V \pm 5\%$ ;  $T_A = -40$ °C to +85°C.

| Symbol          | Parameter          | Condition | Min  | Тур | Max  | Units |
|-----------------|--------------------|-----------|------|-----|------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |     |      | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           |      |     | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 20   | μΑ    |
| I <sub>IL</sub> | Input LOW Current  |           |      |     | -300 | μΑ    |

#### Note:

8. The circuit is designed to meet the DC specification s shown in the above table after thermal equilibrium has been established. Parameters are for VCC = 2.5V. They vary 1:1 with VCC.

### AC Electrical Characteristics (9)

 $V_{CC}$  = 3.3V  $\pm$  10% or 2.5V  $\pm$  5%;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol                          | Parameter                                       | Condition                          | Min | Тур | Max | Units |
|---------------------------------|-------------------------------------------------|------------------------------------|-----|-----|-----|-------|
| f <sub>MAX</sub>                | Maximum Output Toggle Frequency                 | Output Swing ≥ 400mV               | 2.5 |     |     | GHz   |
|                                 | Maximum Input Frequency                         | Note10                             | 3.2 |     |     | GHz   |
| t <sub>PD</sub>                 | Differential Propagation Delay                  | Input Swing < 400mV                | 460 | 580 | 710 | ps    |
|                                 | IN-to_QA or QB                                  | Input Swing ≥ 400mV                | 420 | 550 | 670 | ps    |
| t <sub>SKEW</sub>               | Within-Device Skew (Differential)<br>QB0-to-QB1 | Note 11                            |     | 7   | 15  | ps    |
|                                 | Within-Device Skew (Differential)<br>QA-to-QB   | Note 11                            |     | 12  | 30  | ps    |
|                                 | Part-to-Part Skew (Differential)                | Note 11                            |     |     | 250 | ps    |
| t <sub>JITTER</sub>             | RMS Phase Jitter                                | Output = 622MHz                    |     | 231 |     | fs    |
|                                 |                                                 | Integration Range 1.875MHz – 20MHz |     |     |     |       |
| t <sub>RR</sub>                 | Reset Recovery Time                             |                                    | 600 |     |     | Ps    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times (20% to 80%)             |                                    | 70  | 150 | 250 | ps    |

#### Notes:

#### **Timing Diagram**



<sup>9.</sup> Measured with 400mV input signal, 50% duty cycle, all loading with 50Ω to V<sub>CC</sub>-2V, unless otherwise stated.

<sup>10.</sup> Bank A (pass-through) maximum frequency is limited by the output stage. Bank B (input-0to-iinput ÷2, ÷4, ÷8, ÷16) can accept an input frequency >3GHz, while Bank A will be slew rate limited.

<sup>11.</sup> Skew is measured between outputs under identical transitions.

### **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V,  $V_{IN}$  = 400mV,  $T_A$  = 25°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V, unless otherwise stated.













#### **Definition of Single-Ended and Differential Swing**



Figure 1a. Single-Ended Swing



Figure 1b. Differential Swing

#### **Input Buffer Structure**



Figure 2a. Simplified Differential Input Buffer



Figure 2b. Simplified TTL/CMOS Input Buffer

#### **Input Interface Applications**



GND V<sub>CC</sub>
V<sub>CC</sub>
IN
SY89871U
V<sub>REF-AC</sub>



For 3.3V,  $R_{pd} = 50W$ . For 2.5V,  $R_{pd} = 19W$ .

Figure 3a. DC-Coupled CML Input Interface



Figure 3b. AC-Coupled CML Input Interface



Figure 3c. DC-Coupled PECL Input Interface



Figure 3d. AC-Coupled PECL Input Interface

For 3.3V,  $R_{pd} = 100W$ .

For 2.5V,  $R_{pd} = 50W$ .

Figure 3e. LVDS Input Interface

Figure 3f. HSTL Input Interface

#### **Related Product and Support Documentation**

| Part Number      | Function                                                                                              | Data Sheet Link                                             |
|------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| SY89874U         | 2.5GHz Any Diff. In-to-LVPECL Programmable Clock Divider and 1:2 Fanout Buffer w/Internal Termination | http://www.micrel.com/product-info/products/sy8987u.shtml   |
| HBW<br>Solutions | New Products and Applications                                                                         | http://www.micrel.com/product-info/products/solutions.shtml |

#### **LVPECL Output Termination Recommendations**



Figure 4a. Parallel Termination-Thevenin Equivalent



Figure 4b. Three-Resistor "Y-Termination"

#### Notes:

- 1. Power-saving alternative to Thevenin termination.
- 2. Place termination resistors as close to destination inputs as possible.
- 3. Rb resistor sets the DC bias voltage, equal to  $V_T$ . For +3.3V systems  $R_b = 46\Omega to 50\Omega$ . For +2.5V systems  $R_b = 19\Omega$ .
- 4. C1 is an optional bypass capacitor intended to compensate for any t<sub>r</sub>/t<sub>f</sub> mismatches.



Figure 4c. Terminating Unused I/O

#### Notes:

- 1. Unused output (/Q) must be terminated to balance the output.
- 2. For +2.5V systems: R1 =  $250\Omega$ , R2 =  $62.5\Omega$ , R3 =  $1.25k\Omega$ , R4 =  $1.2k\Omega$ .

#### **Package Information**







#### NOTE:

- ALL DIMENSIONS ARE IN MILLIMETERS.
- MAX. PACKAGE WARPAGE IS 0.05 mm.
  MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
  PIN #1 1D ON TOP WILL BE LASER/INK MARKED.

16-Pin Package Type (QFN)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

### **Revision Template History**

| Date   | Change Description/Edits by:                                                 | Rev. |
|--------|------------------------------------------------------------------------------|------|
| 8/4/10 | Added new paragraph to disclaimer in boiler plate. Per Colin Sturt. M.Galvan | 14   |



#### **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com