

# 74ABT574CMTCX Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number 74ABT574CMTCX-DG

Manufacturer onsemi

Manufacturer Product Number 74ABT574CMTCX

Description IC FF D-TYPE SNGL 8BIT 20TSSOP

Detailed Description Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-T

SSOP (0.173", 4.40mm Width)



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



## **Purchase and inquiry**

Manufacturer Product Number: Manufacturer: 74ABT574CMTCX onsemi Product Status: Series: **74ABT** Obsolete Function: Type: Standard D-Type Output Type: Number of Elements: Tri-State, Inverted Number of Bits per Element: Clock Frequency: 200 MHz Max Propagation Delay @ V, Max CL: Trigger Type: 5ns @ 5V, 50pF Positive Edge Current - Output High, Low: Voltage - Supply: 32mA, 64mA 4.5V ~ 5.5V Current - Quiescent (Iq): Input Capacitance: 50 µA 5 pF Operating Temperature: Mounting Type: -40°C ~ 85°C (TA) **Surface Mount** Supplier Device Package: Package / Case: 20-TSSOP 20-TSSOP (0.173", 4.40mm Width) Base Product Number: 74ABT574

## **Environmental & Export classification**

| Moisture Sensitivity Level (MSL): | REACH Status:    |
|-----------------------------------|------------------|
| 1 (Unlimited)                     | REACH Unaffected |
| ECCN:                             | HTSUS:           |
| EAR99                             | 8542.39.0001     |



November 1992 Revised March 2005

# 74ABT574 Octal D-Type Flip-Flop with 3-STATE Outputs

#### **General Description**

The ABT574 is an octal flip-flop with a buffered common Clock (CP) and a buffered common Output Enable  $(\overline{\text{OE}})$ . The information presented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition.

The device is functionally identical to the ABT374 but has broadside pinouts.

#### **Features**

- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to ABT374
- 3-STATE outputs for bus-oriented applications
- Output sink capability of 64 mA, source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74ABT574CSC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74ABT574CSJ  | M20D           | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide       |
| 74ABT574CMSA | MSA20          | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |
| 74ABT574CMTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B.

#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                      | Description                              |  |  |  |
|--------------------------------|------------------------------------------|--|--|--|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs                              |  |  |  |
|                                | Clock Pulse Input (Active Rising Edge)   |  |  |  |
| ŌĒ                             | 3-STATE Output Enable Input (Active LOW) |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs                          |  |  |  |

### **Functional Description**

The ABT574 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition.

With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When  $\overline{\text{OE}}$  is HIGH, the outputs are in a high impedance state. Operation of the  $\overline{OE}$  input does not affect the state of the flip-

#### **Function Table**

|    | Inputs |   | Internal | Outputs | Function          |
|----|--------|---|----------|---------|-------------------|
| ŌĒ | СР     | D | Q        | 0       |                   |
| Н  | H or L | L | NC       | Z       | Hold              |
| Н  | H or L | Н | NC       | Z       | Hold              |
| Н  | ~      | L | L        | Z       | Load              |
| Н  | ~      | Н | Н        | Z       | Load              |
| L  | ~      | L | L        | L       | Data Available    |
| L  | ~      | Н | Н        | Н       | Data Available    |
| L  | H or L | L | NC       | NC      | No Change in Data |
| L  | H or L | Н | NC       | NC      | No Change in Data |

- H = HIGH Voltage Level
- L = LOW Voltage Level X = Immaterial

- Z = High Impedance

  ∠ = LOW-to-HIGH Transition

  NC = No Change

## **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{°C to } +125\mbox{°C} \\ \end{array}$ 

 $\begin{array}{lll} \mbox{Junction Temperature under Bias} & -55^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{V}_{\mbox{CC}} \mbox{ Pin Potential to Ground Pin} & -0.5\mbox{V to } +7.0\mbox{V} \end{array}$ 

 $\begin{array}{ccc} \mbox{Input Voltage (Note 2)} & -0.5 \mbox{V to } +7.0 \mbox{V} \\ \mbox{Input Current (Note 2)} & -30 \mbox{ mA to } +5.0 \mbox{ mA} \end{array}$ 

Voltage Applied to Any Output

in the Disabled or

Power-Off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

in LOW State (Max) twice the rated  $I_{OL}$  (mA) DC Latchup Source Current -500 mA

Over Voltage Latchup (I/O) 10V

## Recommended Operating Conditions

Free Air Ambient Temperature -40°C to +85°C Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate (ΔV/Δt)

 Data Input
 50 mV/ns

 Enable Input
 20 mV/ns

 Clock Input
 100 mV/ns

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Paramet                           | ter             | Min  | Тур | Max  | Units | V <sub>CC</sub> | Conditions                                           |
|------------------|-----------------------------------|-----------------|------|-----|------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                |                 | 2.0  |     |      | V     |                 | Recognized HIGH Signal                               |
| V <sub>IL</sub>  | Input LOW Voltage                 |                 |      |     | 8.0  | V     |                 | Recognized LOW Signal                                |
| V <sub>CD</sub>  | Input Clamp Diode Volta           | age             |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH Voltage               |                 | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -3 mA                              |
|                  |                                   |                 | 2.0  |     |      | V     | Min             | I <sub>OH</sub> = -32 mA                             |
| V <sub>OL</sub>  | Output LOW Voltage                |                 |      |     | 0.55 |       |                 | I <sub>OL</sub> = 64 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                |                 |      |     | 1    | μА    | Max             | V <sub>IN</sub> = 2.7V (Note 3)                      |
|                  |                                   |                 |      |     | 1    | μΑ    | IVIGA           | $V_{IN} = V_{CC}$                                    |
| I <sub>BVI</sub> | Input HIGH Current Bre            | akdown Test     |      |     | 7    | μA    | Max             | V <sub>IN</sub> = 7.0V                               |
| I <sub>IL</sub>  | Input LOW Current                 |                 |      |     | -1   | μА    | Max             | V <sub>IN</sub> = 0.5V (Note 3)                      |
|                  |                                   |                 |      |     | -1   | ,     | IVIGA           | $V_{IN} = 0.0V$                                      |
| V <sub>ID</sub>  | Input Leakage Test                |                 | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu A$                                 |
|                  |                                   |                 |      |     |      |       |                 | All Other Pins Grounded                              |
| l <sub>OZH</sub> | Output Leakage Curren             | t               |      |     | 10   | μА    | 0 – 5.5V        | $V_{OUT} = 2.7V; \overline{OE} = 2.0V$               |
| l <sub>OZL</sub> | Output Leakage Curren             | t               |      |     | -10  | μА    | 0 – 5.5V        | $V_{OUT} = 0.5V; \overline{OE} = 2.0V$               |
| Ios              | Output Short-Circuit Cu           | rrent           | -100 |     | -275 | mA    | Max             | V <sub>OUT</sub> = 0.0V                              |
| I <sub>CEX</sub> | Output High Leakage C             | urrent          |      |     | 50   | μA    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |
| I <sub>ZZ</sub>  | Bus Drainage Test                 |                 |      |     | 100  | μA    | 0.0             | V <sub>OUT</sub> = 5.5V; All Other GND               |
| I <sub>CCH</sub> | Power Supply Current              |                 |      |     | 50   | μA    | Max             | All Outputs HIGH                                     |
| I <sub>CCL</sub> | Power Supply Current              |                 |      |     | 30   | mA    | Max             | All Outputs LOW                                      |
| I <sub>CCZ</sub> | Power Supply Current              |                 |      |     | 50   | μА    | Max             | OE = V <sub>CC</sub>                                 |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| ГССТ             | Additional I <sub>CC</sub> /Input | Outputs Enabled |      |     | 2.5  | mA    |                 | V <sub>I</sub> = V <sub>CC</sub> - 2.1V              |
|                  |                                   | Outputs 3-STATE |      |     | 2.5  | mA    | Max             | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                  |                                   | Outputs 3-STATE |      |     | 2.5  | mA    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V   |
|                  |                                   |                 |      |     |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| I <sub>CCD</sub> | Dynamic I <sub>CC</sub>           | No Load         |      |     |      | mA/   |                 | Outputs Open, OE = GND,                              |
|                  | (Note 3)                          |                 |      |     | 0.30 | MHz   | Max             | One Bit Toggling (Note 4),                           |
|                  |                                   |                 |      |     |      |       |                 | 50% Duty Cycle                                       |

Note 3: Guaranteed, but not tested.

Note 4: For 8-bit toggling,  $I_{CCD} < 0.8 \ mA/MHz.$ 

#### **DC Electrical Characteristics**

(SOIC Package)

| Symbol           | Parameter                                    | Min  | Тур  | Max | Units | v <sub>cc</sub> | Conditions $C_L = 50 \text{ pF}, R_L = 500\Omega$ |
|------------------|----------------------------------------------|------|------|-----|-------|-----------------|---------------------------------------------------|
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |      | 0.7  | 1.0 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.5 | -1.1 |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                    |
| V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage    | 2.5  | 3.0  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                    |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 2.0  | 1.6  |     | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                    |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      |      | 1.2  | 0.8 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 7)                    |

Note 5: Max number of outputs defined as (n). n – 1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

Note 6: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested.

Note 7: Max number of data inputs (n) switching. n – 1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested.

#### **AC Electrical Characteristics**

(SOIC and SSOP Package)

| Symbol           | Parameter               |     | $T_A = +25$ °C<br>$V_{CC} = +5.0V$<br>$C_L = 50 \text{ pF}$ |     | V <sub>CC</sub> = 4.5 | to +125°C<br>5V to 5.5V<br>50 pF |     | C to +85°C<br>5V to 5.5V<br>50 pF | Units |
|------------------|-------------------------|-----|-------------------------------------------------------------|-----|-----------------------|----------------------------------|-----|-----------------------------------|-------|
|                  |                         | Min | Тур                                                         | Max | Min                   | Max                              | Min | Max                               |       |
| f <sub>MAX</sub> | Maximum Clock Frequency | 150 | 200                                                         |     | 150                   |                                  | 150 |                                   | MHz   |
| t <sub>PLH</sub> | Propagation Delay       | 2.0 | 3.2                                                         | 5.0 | 1.5                   | 7.0                              | 2.0 | 5.0                               | ns    |
| t <sub>PHL</sub> | CP to O <sub>n</sub>    | 2.0 | 3.3                                                         | 5.0 | 1.5                   | 7.4                              | 2.0 | 5.0                               | 115   |
| t <sub>PZH</sub> | Output Enable Time      | 1.5 | 3.1                                                         | 5.3 | 1.0                   | 6.5                              | 1.5 | 5.3                               | ns    |
| $t_{PZL}$        |                         | 1.5 | 3.1                                                         | 5.3 | 1.0                   | 7.2                              | 1.5 | 5.3                               | 115   |
| t <sub>PHZ</sub> | Output Disable Time     | 1.5 | 3.6                                                         | 5.4 | 1.0                   | 7.2                              | 1.5 | 5.4                               | no    |
| $t_{PLZ}$        |                         | 1.5 | 3.4                                                         | 5.4 | 1.0                   | 6.7                              | 1.5 | 5.4                               | ns    |

## **AC Operating Requirements**

| Symbol             | Parameter                   | V <sub>CC</sub> = | +25°C<br>+5.0V<br>50 pF | V <sub>CC</sub> = 4.5 | to +125°C<br>5V to 5.5V<br>50 pF | V <sub>CC</sub> = 4.5 | C to +85°C<br>5V to 5.5V<br>50 pF | Units |
|--------------------|-----------------------------|-------------------|-------------------------|-----------------------|----------------------------------|-----------------------|-----------------------------------|-------|
|                    |                             | Min               | Max                     | Min                   | Max                              | Min                   | Max                               |       |
| t <sub>S</sub> (H) | Setup Time, HIGH            | 1.0               |                         | 1.5                   |                                  | 1.0                   |                                   | ns    |
| t <sub>S</sub> (L) | or LOW D <sub>n</sub> to CP | 1.5               |                         | 2.0                   |                                  | 1.5                   |                                   | 115   |
| t <sub>H</sub> (H) | Hold Time, HIGH             | 1.0               |                         | 2.0                   |                                  | 1.0                   |                                   | no    |
| t <sub>H</sub> (L) | or LOW D <sub>n</sub> to CP | 1.0               |                         | 2.0                   |                                  | 1.0                   |                                   | ns    |
| t <sub>W</sub> (H) | Pulse Width, CP,            | 3.0               |                         | 3.3                   |                                  | 3.0                   |                                   |       |
| t <sub>W</sub> (L) | HIGH or LOW                 | 3.0               |                         | 3.3                   |                                  | 3.0                   |                                   | ns    |

#### **Extended AC Electrical Characteristics**

(SOIC Package)

| Symbol           | Parameter            | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5$ V to 5.5V<br>$C_L = 50$ pF<br>8 Outputs Switching<br>(Note 8) |     | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to } 5.5\text{V}$ $C_{L} = 250 \text{ pF}$ $(\text{Note 9})$ |               | $T_A = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to} 5.5\text{V}$ $C_L = 250 \text{ pF}$ 8 Outputs Switching (Note 10) |       | Units |
|------------------|----------------------|----------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
|                  |                      | Min                                                                                                      | Max | Min                                                                                                                                     | Max           | Min                                                                                                                                            | Max   |       |
| t <sub>PLH</sub> | Propagation Delay    | 1.5                                                                                                      | 5.7 | 2.0                                                                                                                                     | 7.8           | 2.0                                                                                                                                            | 10.0  | ns    |
| t <sub>PHL</sub> | CP to O <sub>n</sub> | 1.5                                                                                                      | 5.7 | 2.0                                                                                                                                     | 7.8           | 2.0                                                                                                                                            | 10.0  | 115   |
| t <sub>PZH</sub> | Output Enable Time   | 1.5                                                                                                      | 6.2 | 2.0                                                                                                                                     | 8.0           | 2.0                                                                                                                                            | 10.5  | ns    |
| $t_{PZL}$        |                      | 1.5                                                                                                      | 6.2 | 2.0                                                                                                                                     | 8.0           | 2.0                                                                                                                                            | 10.5  | 115   |
| t <sub>PHZ</sub> | Output Disable Time  | 1.0                                                                                                      | 5.5 | (Note                                                                                                                                   | 0 11)         | (Not                                                                                                                                           | e 11) | ns    |
| t <sub>PLZ</sub> |                      | 1.0                                                                                                      | 5.5 | (1401)                                                                                                                                  | 5 II <i>)</i> | (NOI                                                                                                                                           | C 11) | 110   |

Note 8: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 9: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 10: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 11: The 3-STATE Delay Times are dominated by the RC network (500Ω, 250 pF) on the output and has been excluded from the datasheet.

#### Skew (Note 12)

(SOIC package)

| Symbol                         | Parameter                               | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  8 Outputs Switching (Note 12) | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 250 pF  8 Outputs Switching (Note 13) | Units |
|--------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|
| t <sub>OSHL</sub><br>(Note 14) | Pin to Pin Skew HL Transitions          | 1.0                                                                                                                 | 1.8                                                                                                                  | ns    |
| t <sub>OSLH</sub><br>(Note 14) | Pin to Pin Skew LH Transitions          | 1.0                                                                                                                 | 1.8                                                                                                                  | ns    |
| t <sub>PS</sub><br>(Note 15)   | Duty Cycle<br>LH-HL Skew                | 1.8                                                                                                                 | 4.3                                                                                                                  | ns    |
| t <sub>OST</sub><br>(Note 14)  | Pin to Pin Skew<br>LH/HL Transitions    | 2.0                                                                                                                 | 4.3                                                                                                                  | ns    |
| t <sub>PV</sub><br>(Note 16)   | Device to Device Skew LH/HL Transitions | 2.5                                                                                                                 | 4.6                                                                                                                  | ns    |

Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 13: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 14: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). This specification is guaranteed but not tested.

Note 15: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

Note 16: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested.

### Capacitance

| Symbol                     | Parameter          | Тур | Units | Conditions<br>T <sub>A</sub> = 25°C |
|----------------------------|--------------------|-----|-------|-------------------------------------|
| C <sub>IN</sub>            | Input Capacitance  | 5.0 | pF    | V <sub>CC</sub> = 0V                |
| C <sub>OUT</sub> (Note 17) | Output Capacitance | 9.0 | pF    | V <sub>CC</sub> = 5.0V              |

Note 17: C<sub>OUT</sub> is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.









Package Number MSA20

## 

#### NOTES:

A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93.

DIMENSIONS ARE IN MILLIMETERS

- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.

0 - 8°7 - GAGE PLANE
-0.6±0.1- SEATING PLANE
R0.09nin

DETAIL A

MTC20REVD1

## 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com



## **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com