

# 74LVTH162244MTD Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number 74LVTH162244MTD-DG

Manufacturer onsemi

Manufacturer Product Number 74LVTH162244MTD

Description IC BUF NON-INVERT 3.6V 48TSSOP

Detailed Description Buffer, Non-Inverting 4 Element 4 Bit per Element 3

-State Output 48-TSSOP



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



### **Purchase and inquiry**

| Manufacturer Product Number: | Manufacturer:                   |
|------------------------------|---------------------------------|
| 74LVTH162244MTD              | onsemi                          |
| Series:                      | Product Status:                 |
| 74LVTH                       | Obsolete                        |
| Logic Type:                  | Number of Elements:             |
| Buffer, Non-Inverting        | 4                               |
| Number of Bits per Element:  | Input Type:                     |
| 4                            |                                 |
| Output Type:                 | Current - Output High, Low:     |
| 3-State                      | 12mA, 12mA                      |
| Voltage - Supply:            | Operating Temperature:          |
| 2.7V ~ 3.6V                  | -40°C ~ 85°C (TA)               |
| Mounting Type:               | Package / Case:                 |
| Surface Mount                | 48-TFSOP (0.240", 6.10mm Width) |
| Supplier Device Package:     | Base Product Number:            |
| 48-TSSOP                     | 74LVTH162244                    |
|                              |                                 |

### **Environmental & Export classification**

8542.39.0001

| RoHS Status:     | Moisture Sensitivity Level (MSL): |
|------------------|-----------------------------------|
| ROHS3 Compliant  | 2 (1 Year)                        |
| REACH Status:    | ECCN:                             |
| REACH Unaffected | EAR99                             |
| HTSUS:           |                                   |





## JN Semiconductor®

To It are more about OV Semiconductor, please visit our website at www.onsemi.com

Please note. As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products for any particular purpose, nor does ON Semiconductor assume any liability to make changes without further notice to any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expense



March 1999 Revised June 2005

### 74LVT162244 • 74LVTH162244 Low Voltage 16-Bit Buffer/Line Driver with 3-STATE Outputs and 25Ω Series Resistors in the Outputs

### **General Description**

The LVT162244 and LVTH162244 contain sixteen non-inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Individual 3-STATE control inputs can be shorted together for 8-bit or 16-bit operation.

The LVT162244 and LVTH162244 are designed with equivalent  $25\Omega$  series resistance in both the HIGH and LOW states of the output. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters.

The LVTH162244 data inputs include bushold, eliminating the need for external pull-up resistors to hold unsed inputs.

These buffers and line drivers are designed for the control of the

### **Features**

- $\blacksquare$  Input and output interface cape' .y to svetems 5V  $V_{CC}$
- Bushold data inputs elimin, the ad for small pt'll-up resistors to the funuse input inp
- Live insertion/c ractic permit
- Ou ts in ide equivalent series rosistance it 75.0 to mak, xter is termination resistors unne resistant and reduce rersnoot and undershoot
- Functionally comparible with the 71 cenes 16224 a
- .tch-up bei formance exceeds 500 mA
- ESD performance:
- Hu.า.ลเ -body mr.dei > วกJ0V
- Machine model > 200V
- Charged-device > 1000V
- Also packaged in plastic Fine-Pitch Ball Grid Array (FLG(4)

### Cide vide

| Orc Nu                            | Packane<br>Number | Package Description                                                                         |
|-----------------------------------|-------------------|---------------------------------------------------------------------------------------------|
| 74 T16_244G<br>(N' ≥ 1)(Note .')  | BGA54A            | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide                         |
| 4LVT162?44MEA<br>(Note 2)         | MS48A             | 481 earl Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide                     |
| (1.101.6.2)                       | MTD43             | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide                 |
| 74LVTH162244G<br>(Note 1)(Note 2) | E GA54A           | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide                         |
| 74LVTH162244ME 4                  | MS48A             | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [Tube]               |
| 74LVTH162244MEX                   | MS48A             | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [Tape and Reel]      |
| 74LVTH162244MTD                   | MTD48             | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [Tube]          |
| 74LVTH162244MTX                   | MTD48             | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [Tape and Reel] |

Note 1: Ordering code "G" indicates Trays.

Note 2: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Logic Symbol**

### **Pin Descriptions**

| Pin Names                       | Description                       |
|---------------------------------|-----------------------------------|
| $\overline{OE}_n$               | Output Enable Inputs (Active LOW) |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                            |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                           |
| NC                              | No Connect                        |

### **Connection Diagrams**

Pin Assignment for SSOP and TSSOP



**FBGA Pin Assignments** 

|   | 1                      | 2               | 3               | 4               |                 | 6               |
|---|------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | O <sub>0</sub>         | NC              | OE <sub>1</sub> | ŌE <sub>2</sub> | NC              | I <sub>0</sub>  |
| В | 02                     | O <sub>1</sub>  | NC              | NC              | 1 1             | ) <sub>2</sub>  |
| С | O <sub>4</sub>         | O <sub>3</sub>  |                 | , J.C           |                 | 14              |
| D | O <sub>6</sub>         | O <sub>5</sub>  | GN              | GND             | l <sub>5</sub>  | I <sub>6</sub>  |
| E | O <sub>8</sub>         | 07              | RD              | <u>c.</u>       | 1-              |                 |
| F | 10                     | O <sub>9</sub>  | 'D              | ĠND             | 4               | I <sub>10</sub> |
| G | 9                      |                 | JC              | V <sub>CC</sub> | -11             | I <sub>12</sub> |
|   | <b>1</b> <sub>14</sub> | O <sub>13</sub> | NC              | 7.5             | I <sub>13</sub> | I <sub>14</sub> |
| J | O <sub>15</sub>        | NC              | OL <sub>4</sub> | OE <sub>3</sub> | 10              | I <sub>15</sub> |
|   |                        |                 | W.              |                 |                 |                 |

Tr. h lable

|   |                        |                                  | 2 11                             |
|---|------------------------|----------------------------------|----------------------------------|
|   | Inpo                   | uts                              | Ο rtρuts                         |
|   | ŌĒ₁                    | i <sub>0</sub> -l <sub>3</sub>   | O <sub>0</sub> -O <sub>3</sub>   |
|   | L                      |                                  | L                                |
| 7 | ", 10                  | H                                | Н                                |
|   | Н                      | 164,                             | Z                                |
|   | ŌE <sub>2</sub>        | l <sub>4</sub> –l <sub>7</sub>   | O <sub>4</sub> -O <sub>7</sub>   |
|   | L                      | L                                | L                                |
|   | L                      | Н                                | Н                                |
| ١ | Н                      | X                                | Z                                |
| 1 | ŌE <sub>3</sub>        | I <sub>8</sub> –I <sub>11</sub>  | O <sub>8</sub> -O <sub>11</sub>  |
|   | L                      | L                                | L                                |
|   | L                      | Н                                | Н                                |
|   | Н                      | X                                | Z                                |
|   | OE <sub>4</sub>        | I <sub>12</sub> –I <sub>15</sub> | O <sub>12</sub> -O <sub>15</sub> |
|   | L                      | L                                | L                                |
|   | L                      | Н                                | Н                                |
|   | Н                      | X                                | Z                                |
| H | H = HIGH Voltage Level | L = LOW Voltage Lo               | evel                             |

Z = High Impedance

Pin A∋signmer. و Signmer. ا



X = Immaterial

### **Functional Description**

The LVT162244 and LVTH162244 contain sixteen non-inverting buffers with 3-STATE outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

### **Logic Diagram**





### Absolute Maximum Ratings(Note 3)

| Symbol           | Parameter                        | Value        | Conditions                                            | Units  |      |
|------------------|----------------------------------|--------------|-------------------------------------------------------|--------|------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V      |      |
| V <sub>I</sub>   | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V      |      |
| V <sub>O</sub>   | Output Voltage                   | -0.5 to +7.0 | Output in 3-STATE                                     | V      |      |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 4)                  | - v    |      |
| IK               | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA     |      |
| ОК               | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA     |      |
| lo               | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA     |      |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | 1 IIIA |      |
| lcc              | DC Supply Current per Supply Pin | ±64          |                                                       | mA     | ~10° |
| GND              | DC Ground Current per Ground Pin | ±128         |                                                       | mA     | 5    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | _ °C   |      |
|                  | mmended Operating Cor            | nditions     |                                                       | N      | *    |
| Symbo            |                                  |              |                                                       | Units  |      |
| V <sub>CC</sub>  | Supply Voltage                   |              | 2.7 3.6                                               | V      |      |
| V <sub>I</sub>   | Input Voltage                    |              | 5.5                                                   | V      |      |

### **Recommended Operating Conditions**

| Symbol          | Parameter                                                        |      | M.   | Max | Units |
|-----------------|------------------------------------------------------------------|------|------|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                                   |      | 2.7  | 3.6 | V     |
| VI              | Input Voltage                                                    |      | 7    | 5.5 | V     |
| Гон             | HIGH-Level Output Current                                        |      |      | -12 | nA    |
| I <sub>OL</sub> | LOW-Level Output Current                                         | _    |      | 12  | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature                                   |      | - 40 | +°5 | -C    |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0 V <sub>CC</sub> = 3. | \ \< |      | 0   | ns/V  |

Note 3: Absolute Maximum continuous ratings are beyond those indicated may adversely affect device Note 4: IO Absolute Maximum Rating

### DC Electrical Characteratics

| Symbol              | Para                          |              | V <sub>CC</sub> | T <sub>A</sub> : -40°C * u + 35°C |      | Units  | Conditions                             |
|---------------------|-------------------------------|--------------|-----------------|-----------------------------------|------|--------|----------------------------------------|
| Syllibol            | Taranisis                     |              | (/)             | Min                               | Max  | Ullits | Conditions                             |
| V <sub>IK</sub>     | input np Dior oltage          | 70           | 2.1             |                                   | -1.2 | V      | I <sub>I</sub> = -18 mA                |
| VIH                 | 'Hlo,ge                       |              | 2.7–3.6         | 2.1                               |      | V      | $V_0 \le 0.1V$ or                      |
| V <sub>IL</sub>     | Inpi OW Voltage               |              | 2.7–3.0         |                                   | 0.8  | V      | $V_O \ge V_{CC} - 0.1V$                |
|                     | Jt HIGH Voltaine              | 0            | 2.7-3.0         | V <sub>CC</sub> -0.2              |      | V      | I <sub>OH</sub> = -100 μA              |
|                     | G                             | - 0          | 3.0             | 2.0                               |      | •      | $I_{OH} = -12 \text{ mA}$              |
| V <sub>OL</sub>     | Outpu+ LOW Voltage            | 7/1/         | 2.7             |                                   | 0.2  | V      | I <sub>OL</sub> = 100 μA               |
|                     |                               | \ M.         | 3.0             |                                   | 0.8  | •      | $I_{OL} = 12 \text{ mA}$               |
| I <sub>I(HCLE</sub> | L'ushold Input Minimum Drive  |              | 3.0             | 75                                |      | μА     | $V_I = 0.8V$                           |
| (Note 5)            | 01,72                         |              | 5.0             | -75                               |      | μА     | V <sub>I</sub> = 2.0V                  |
| I <sub>I(OD)</sub>  | Bushoid Input Over-Ori e      |              | 3.0             | 500                               |      | μА     | (Note 6)                               |
| (Note 5)            | Current to Chair gu Staile    |              | 3.0             | -500                              |      | μА     | (Note 7)                               |
| I                   | Input Current                 |              | 3.6             |                                   | 10   |        | V <sub>I</sub> = 5.5V                  |
|                     | 24                            | Control Pins | 3.6             |                                   | ±1   | μА     | V <sub>I</sub> = 0V or V <sub>CC</sub> |
|                     |                               | Data Pins 3  | 3.6             |                                   | -5   | μА     | $V_I = 0V$                             |
|                     |                               | Data i ilis  | 0.0             |                                   | 1    |        | $V_I = V_{CC}$                         |
| I <sub>OFF</sub>    | Power Off Leakage Current     | -            | 0               |                                   | ±100 | μА     | $0V \le V_I \text{ or } V_O \le 5.5V$  |
| I <sub>PU/PD</sub>  | Power Up/Down                 |              | 0-1.5V          |                                   | ±100 | μА     | V <sub>O</sub> = 0.5V to 3.0V          |
|                     | 3-STATE Current               |              | 0-1.50          |                                   | ±100 | μА     | $V_I = GND \text{ or } V_{CC}$         |
| I <sub>OZL</sub>    | 3-STATE Output Leakage Currer | nt           | 3.6             |                                   | -5   | μА     | V <sub>O</sub> = 0.5V                  |
| I <sub>OZH</sub>    | 3-STATE Output Leakage Currer | nt           | 3.6             |                                   | 5    | μΑ     | V <sub>O</sub> = 3.0V                  |
| I <sub>OZH</sub> +  | CCH Power Supply Current      |              | 3.6             |                                   | 10   | μА     | $V_{CC} < V_O \le 5.5V$                |
| I <sub>CCH</sub>    |                               |              | 3.6             |                                   | 0.19 | mA     | Outputs HIGH                           |
| I <sub>CCL</sub>    |                               |              | 3.6             |                                   | 5    | mA     | Outputs LOW                            |
| I <sub>CCZ</sub>    | Power Supply Current          |              | 3.6             |                                   | 0.19 | mA     | Outputs Disabled                       |

### DC Electrical Characteristics (Continued)

| Symbol             | Parameter                                 | V <sub>CC</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      | Units | Conditions                                                                    |  |
|--------------------|-------------------------------------------|-----------------|-----------------------------------------------|------|-------|-------------------------------------------------------------------------------|--|
| Cymbol             | T drameter                                | (V)             | Min Max                                       |      | Onito |                                                                               |  |
| I <sub>CCZ</sub> + | Power Supply Current                      | 3.6             |                                               | 0.19 | mA .  | V <sub>CC</sub> ≤ V <sub>O</sub> ≤ 5.5V,<br>Outputs Disabled                  |  |
| Δl <sub>CC</sub>   | Increase in Power Supply Current (Note 8) | 3.6             |                                               | 0.2  | mA    | One Input at V <sub>CC</sub> – 0.6V<br>Other Inputs at V <sub>CC</sub> or GND |  |

Note 5: Applies to bushold versions only (74LVTH162244).

Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 8: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND.

### **Dynamic Switching Characteristics** (Note 9)

|        | Symbol           | Parameter                                    | v <sub>cc</sub> |     | $T_A = 25^{\circ}C$ |     | , e | Conditic is                           |
|--------|------------------|----------------------------------------------|-----------------|-----|---------------------|-----|-----|---------------------------------------|
| Symbol |                  | i arameter                                   | (V)             | Min | Тур                 | Max |     | $r_L = r$ $r$ , $R_L = 50 \text{ kg}$ |
|        | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |     | 0.8                 |     | V   | (Note (0)                             |
|        | V <sub>OLV</sub> | Quiet Output Minimum Dynamic VOL             | 3.3             |     | -0.8                |     | V   | (`!ote 1L')                           |

Note 9: Characterized in SSOP package. Guaranteed parameter, but not tested.

### **AC Electrical Characteristics**

| Symbol           | Parameter                      | $T_{A} = -40  \text{o} + 85^{\circ}\text{C},$ $= 3.3V \pm 0.3V$ Min | $S_L = \sqrt{0 r} F_1 R_L = V_{CC} = \frac{V_{CC}}{V_{CC}}$ | = 500 (.<br>2, "V<br>Ma;; | Units |
|------------------|--------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------|---------------------------|-------|
| t <sub>PLH</sub> | Propagation Delay Data t utput | 1,4                                                                 | 1.4                                                         | 1.8                       | ns    |
| t <sub>PHL</sub> |                                | 12 3.7                                                              | 1.2                                                         | 4.1                       |       |
| t <sub>PZH</sub> | Output Enab'                   | 1.2 5.1                                                             | 12                                                          | 6.5                       | ns    |
| t <sub>PZL</sub> |                                | 1.4 5.4                                                             | 1.4                                                         | 6.9                       |       |
| t <sub>PHZ</sub> | Output Dic 'e Time             | 2.0 5.0                                                             | 2.0                                                         | 5.4                       | ns    |
| t <sub>PLZ</sub> |                                | 1.5 5.0                                                             | 1.5                                                         | 5.4                       | 115   |
| -0811.           | Navote 11)                     | 1.0                                                                 |                                                             | 1.0                       | ns    |

Note Skew doff as the at "olut, value of the difference etween the fact all pupagation delay for any two separate outputs of the same device. The acifficent application of the same direction, either HICH-to-LOW (to<sub>SHL</sub>) or LOW-to-HIGH (to<sub>SLH</sub>).

### C pacitance (Note 12)

| J | Symb il         | i arameter         | Conditions                               | Typical | Units |
|---|-----------------|--------------------|------------------------------------------|---------|-------|
| 1 | C <sub>IN</sub> | Input Capaciance   | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$   | 4       | pF    |
|   | ועסי            | Output Capacitanue | $V_{CC} = 3.0V$ , $V_O = 0V$ or $V_{CC}$ | 8       | pF    |

N 12: Capacitance is measure a finquency f = 1 MHz, per MIL-STD-883, Method 3012.





# E Outputs and 20% Series Resistors in the Outputs

### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYF -B-DESIGN 8.10 59. O.2 C B A ALL LEAD TIPS PIN #1 IDENT. O.1 C ALL LEAD TIPS 0.50 0.17 **⊕** 0. . BOT DE ARE IN MIL GAGE PLANE 0.25 JEDEC REJISTRA, ON ... E 4/3.7. DIMENSIONS ARE IN VILLI (ETERS. SEATING PLANE DIMENSIONS AR EXCIUSIVE OF BURS, MOCE AND TIE TAR XIIIUSIONS. DIMENSION AND TOLERANC'S PER ANSI Y14.5M DETAIL A MID48REYO

### 4'.-Load Thir. Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com



ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and severally, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify an

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 421 33 79 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative



### **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com