

# 74VHC373N Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number 74VHC373N-DG

Manufacturer onsemi

Manufacturer Product Number 74VHC373N

Description IC D-TYPE TRANSP SGL 8:8 20DIP

Detailed Description D-Type Transparent Latch 1 Channel 8:8 IC Tri-Stat

e 20-PDIP



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



# **Purchase and inquiry**

| Manufacturer Product Number: | Manufacturer:             |
|------------------------------|---------------------------|
| 74VHC373N                    | onsemi                    |
| Series:                      | Product Status:           |
| 74VHC                        | Obsolete                  |
| Logic Type:                  | Circuit:                  |
| D-Type Transparent Latch     | 8:8                       |
| Output Type:                 | Voltage - Supply:         |
| Tri-State                    | 2V ~ 5.5V                 |
| Independent Circuits:        | Delay Time - Propagation: |
| 1                            | 5ns                       |
| Current - Output High, Low:  | Operating Temperature:    |
| 8mA, 8mA                     | -40°C ~ 85°C              |
| Mounting Type:               | Package / Case:           |
| Through Hole                 | 20-DIP (0.300", 7.62mm)   |
| Supplier Device Package:     | Base Product Number:      |
| 20-PDIP                      | 74VHC373                  |

# **Environmental & Export classification**

| Moisture Sensitivity Level (MSL): | REACH Status:    |
|-----------------------------------|------------------|
| 1 (Unlimited)                     | REACH Unaffected |
| ECCN:                             | HTSUS:           |
| EAR99                             | 8542.39.0001     |



# **Octal D-Type Latch with 3-STATE Outputs**

## 74VHC373

# CASE 948AQ

#### **General Description**

The VHC373 is an advanced high speed CMOS octal D-type latch with 3-STATE output fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This 8-bit D-type latch is controlled by a latch enable input (LE) and an output enable input ( $\overline{OE}$ ). The latches appear transparent to data when latch enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is LATCHED. When the  $\overline{OE}$  input is HIGH, the eight outputs are in a high impedance state.

An input protection circuit ensures that 0 V to 5.5 V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5 V to 3 V systems and two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages.

#### **Features**

- High Speed:  $t_{PD} = 5.0 \text{ ns}$  (Typ) at  $V_{CC} = 5 \text{ V}$
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$  (Min)
- Power Down Protection is Provided on All Inputs
- Low Noise:  $V_{OLP} = 0.6 \text{ V (Typ)}$
- Low Power Dissipation:  $I_{CC} = 4 \mu A \text{ (Max) } @ T_A = 25 \text{ °C}$
- Pin and Function Compatible with 74HC373
- This is a Pb-Free Device

### **Logic Symbol**



Figure 1. Logic Symbol



#### **MARKING** DIAGRAM



XXXXXX = Specific Device Code Α = Assembly Location

L = Wafer Lot Υ = Year = Work Week W = Pb-Free Package

(Note: Microdot may be in either location)

#### **CONNECTION DIAGRAM**



#### **PIN DESCRIPTION**

| Pin Names                      | s Description       |  |  |
|--------------------------------|---------------------|--|--|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs         |  |  |
| LE                             | Latch Enable Input  |  |  |
| ŌĒ                             | Output Enable Input |  |  |
| O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs     |  |  |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

#### **TRUTH TABLE**

|    | Outputs |                |                |
|----|---------|----------------|----------------|
| LE | ŌĒ      | D <sub>n</sub> | O <sub>n</sub> |
| X  | Н       | Х              | Z              |
| Н  | L       | L              | L              |
| Н  | L       | Н              | Н              |
| L  | L       | Х              | O <sub>0</sub> |

H = HIGH Voltage Level

L = LOW Voltage Level

Z = High Impedance

X = Immaterial

O<sub>0</sub> = Previous O<sub>0</sub> before HIGH-to-LOW transition of Latch Enable

#### **Functional Description**

The VHC373 contains eight D–type latches with 3–STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the  $D_n$  inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH–to–LOW transition of LE. The 3–STATE standard outputs are controlled by the Output Enable  $(\overline{OE})$  input. When  $\overline{OE}$  is LOW, the standard outputs are in the 2–state mode. When  $\overline{OE}$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Figure 2. Logic Diagram

#### **MAXIMUM RATINGS**

| Symbol            | Par                                             | Parameter              |                               |      |  |  |
|-------------------|-------------------------------------------------|------------------------|-------------------------------|------|--|--|
| V <sub>CC</sub>   | DC Supply Voltage                               | -0.5 to +6.5           | V                             |      |  |  |
| V <sub>IN</sub>   | DC Input Voltage                                |                        | -0.5 to +6.5                  | V    |  |  |
| V <sub>OUT</sub>  | DC Output Voltage                               |                        | -0.5 to V <sub>CC</sub> + 0.5 | V    |  |  |
| I <sub>IN</sub>   | DC Input Current                                |                        | ±20                           | mA   |  |  |
| I <sub>OUT</sub>  | DC Output Current                               |                        | ±25                           | mA   |  |  |
| I <sub>CC</sub>   | DC Supply Current, V <sub>CC</sub> and GND Pins |                        | ±75                           | mA   |  |  |
| I <sub>IK</sub>   | Input Clamp Current                             | -20                    | mA                            |      |  |  |
| lok               | Output Clamp Current                            | ±20                    | mA                            |      |  |  |
| T <sub>STG</sub>  | Storage Temperature Range                       | -65 to +150            | °C                            |      |  |  |
| TL                | Lead Temperature, 1 mm from Case for            | 260                    | °C                            |      |  |  |
| TJ                | Junction Temperature under Bias                 |                        | +150                          | °C   |  |  |
| $\theta_{\sf JA}$ | Thermal Resistance (Note 2)                     |                        | 150                           | °C/W |  |  |
| $P_{D}$           | Power Dissipation in Still Air at 25 °C         | 833                    | mW                            |      |  |  |
| MSL               | Moisture Sensitivity                            | Level 1                |                               |      |  |  |
| F <sub>R</sub>    | Flammability Rating                             | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.373 in          |      |  |  |
| V <sub>ESD</sub>  | ESD Withstand Voltage (Note 3)                  | Human Body Model       | 2000                          | V    |  |  |
|                   | Charged Device Model                            |                        | N/A                           | 1    |  |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Applicable to devices with outputs that may be tri-stated.
- 2. Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7.
- 3. HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parar                                                    | Min                              | Max | Unit            |      |
|---------------------------------|----------------------------------------------------------|----------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                                        | 2.0                              | 5.5 | V               |      |
| V <sub>IN</sub>                 | DC Input Voltage (Note 4)                                | 0                                | 5.5 | V               |      |
| V <sub>OUT</sub>                | DC Output Voltage (Note 4)                               |                                  |     | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature                                    |                                  |     | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Rate V <sub>CC</sub> = 3.0 V to 3.6 V |                                  | 0   | 100             | ns/V |
|                                 |                                                          | V <sub>CC</sub> = 4.5 V to 5.5 V | 0   | 20              |      |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

4. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                        |                                          |                          |                     |                       | T <sub>A</sub> = 25 °C | ;                     | T <sub>A</sub> = -40 °( | C to +85 °C           |      |
|-----------------|----------------------------------------|------------------------------------------|--------------------------|---------------------|-----------------------|------------------------|-----------------------|-------------------------|-----------------------|------|
| Symbol          | Parameter                              | Con                                      | ditions                  | V <sub>CC</sub> (V) | Min                   | Тур                    | Max                   | Min                     | Max                   | Unit |
| V <sub>IH</sub> | HIGH Level                             |                                          |                          | 2.0                 | 1.50                  | _                      | _                     | 1.50                    | -                     | V    |
|                 | Input Voltage                          |                                          |                          | 3.0-5.5             | 0.7 x V <sub>CC</sub> | _                      | -                     | 0.7 x V <sub>CC</sub>   | -                     |      |
| V <sub>IL</sub> | LOW Level                              |                                          |                          | 2.0                 | -                     | _                      | 0.50                  | -                       | 0.50                  | V    |
|                 | Input Voltage                          |                                          |                          | 3.0-5.5             | -                     | _                      | 0.3 x V <sub>CC</sub> | -                       | 0.3 x V <sub>CC</sub> |      |
| V <sub>OH</sub> | HIGH Level                             | $V_{IN} = V_{IH}$                        | I <sub>OH</sub> = -50 μA | 2.0                 | 1.9                   | 2.0                    | -                     | 1.9                     | -                     | V    |
|                 | Output Voltage                         | or V <sub>IL</sub>                       |                          | 3.0                 | 2.9                   | 3.0                    | _                     | 2.9                     | -                     |      |
|                 |                                        |                                          |                          | 4.5                 | 4.4                   | 4.5                    | _                     | 4.4                     | -                     |      |
|                 |                                        |                                          | $I_{OH} = -4 \text{ mA}$ | 3.0                 | 2.58                  | _                      | _                     | 2.48                    | -                     |      |
|                 |                                        |                                          | $I_{OH} = -8 \text{ mA}$ | 4.5                 | 3.94                  | _                      | _                     | 3.80                    | -                     |      |
| $V_{OL}$        | LOW Level                              | $V_{IN} = V_{IH}$                        | I <sub>OL</sub> = 50 μA  | 2.0                 | _                     | 0.0                    | 0.1                   | -                       | 0.1                   | V    |
|                 | Output Voltage                         | or V <sub>IL</sub>                       |                          | 3.0                 | _                     | 0.0                    | 0.1                   | -                       | 0.1                   |      |
|                 |                                        |                                          |                          | 4.5                 | _                     | 0.0                    | 0.1                   | -                       | 0.1                   |      |
|                 |                                        |                                          | I <sub>OL</sub> = 4 mA   | 3.0                 | _                     | _                      | 0.36                  | -                       | 0.44                  |      |
|                 |                                        |                                          | $I_{OL} = 8 \text{ mA}$  | 4.5                 | _                     | _                      | 0.36                  | -                       | 0.44                  |      |
| I <sub>OZ</sub> | 3–STATE Output<br>Off–State<br>Current | $V_{IN} = V_{IH} C$<br>$V_{OUT} = V_{C}$ |                          | 5.5                 | -                     | -                      | ±0.25                 | -                       | ±2.5                  | μΑ   |
| I <sub>IN</sub> | Input Leakage<br>Current               | V <sub>IN</sub> = 5.5 V or GND           |                          | 0–5.5               | -                     | -                      | ±0.1                  | -                       | ±1.0                  | μΑ   |
| Icc             | Quiescent<br>Supply Current            | $V_{IN} = V_{CC}$                        | or GND                   | 5.5                 | -                     | _                      | 4.0                   | _                       | 40.0                  | μΑ   |

## **NOISE CHARACTERISTICS**

|                              |                                              |                        |                     |      | T <sub>A</sub> = 25 °C |      |  |
|------------------------------|----------------------------------------------|------------------------|---------------------|------|------------------------|------|--|
| Symbol                       | Parameter                                    | Conditions             | V <sub>CC</sub> (V) | Тур  | Limits                 | Unit |  |
| V <sub>OLP</sub><br>(Note 5) | Quiet Output Maximum Dynamic V <sub>OL</sub> | C <sub>L</sub> = 50 pF | 5.0                 | 0.6  | 0.9                    | V    |  |
| V <sub>OLV</sub><br>(Note 5) | Quiet Output Minimum Dynamic V <sub>OL</sub> | C <sub>L</sub> = 50 pF | 5.0                 | -0.6 | -0.9                   | V    |  |
| V <sub>IHD</sub><br>(Note 5) | Minimum HIGH Level Dynamic Input Voltage     | C <sub>L</sub> = 50 pF | 5.0                 | -    | 3.5                    | V    |  |
| V <sub>ILD</sub><br>(Note 5) | Maximum LOW Level Dynamic Input Voltage      | C <sub>L</sub> = 50 pF | 5.0                 | -    | 1.5                    | V    |  |

<sup>5.</sup> Parameter guaranteed by design.

#### **AC ELECTRICAL CHARACTERISTICS**

|                                     |                                       |                           |                         |                     |     | T <sub>A</sub> = 25 °C |      | T <sub>A</sub> = -40 °C | C to +85 °C |      |
|-------------------------------------|---------------------------------------|---------------------------|-------------------------|---------------------|-----|------------------------|------|-------------------------|-------------|------|
| Symbol                              | Parameter                             | Con                       | ditions                 | V <sub>CC</sub> (V) | Min | Тур                    | Max  | Min                     | Max         | Unit |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation                           |                           | C <sub>L</sub> = 15 pF  | 3.3 ±0.3            | -   | 7.0                    | 11.0 | 1.0                     | 13.0        | ns   |
|                                     | Delay Time<br>(LE to O <sub>n</sub> ) |                           | C <sub>L</sub> = 50 pF  | 1                   | -   | 9.5                    | 14.5 | 1.0                     | 16.5        |      |
|                                     |                                       |                           | C <sub>L</sub> = 15 pF  | 5.0 ±0.5            | -   | 4.9                    | 7.2  | 1.0                     | 8.5         | ns   |
|                                     |                                       |                           | C <sub>L</sub> = 50 pF  | 1                   | -   | 6.4                    | 9.2  | 1.0                     | 10.5        |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation                           |                           | C <sub>L</sub> = 15 pF  | 3.3 ±0.3            | -   | 7.3                    | 11.4 | 1.0                     | 13.5        | ns   |
|                                     | Delay Time<br>(D to O <sub>n</sub> )  |                           | C <sub>L</sub> = 50 pF  | 1                   | -   | 9.8                    | 14.9 | 1.0                     | 17.0        |      |
|                                     |                                       |                           | C <sub>L</sub> = 15 pF  | 5.0 ±0.5            | -   | 5.0                    | 7.2  | 1.0                     | 8.5         |      |
|                                     |                                       |                           | C <sub>L</sub> = 50 pF  | 1                   | _   | 6.5                    | 9.2  | 1.0                     | 10.5        |      |
| t <sub>PZL</sub> , t <sub>PZH</sub> | 3-STATE                               | $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 15 pF  | 3.3 ±0.3            | _   | 7.3                    | 11.4 | 1.0                     | 13.5        | ns   |
|                                     | Output Enable<br>Time                 |                           | C <sub>L</sub> = 50 pF  | 1                   | _   | 9.8                    | 14.9 | 1.0                     | 17.0        |      |
|                                     |                                       |                           | C <sub>L</sub> = 15 pF  | 5.0 ±0.5            | _   | 5.5                    | 8.1  | 1.0                     | 9.5         | ns   |
|                                     |                                       |                           | C <sub>L</sub> = 50 pF  | 1                   | _   | 7.0                    | 10.1 | 1.0                     | 11.5        |      |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | 3-STATE                               | $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50 pF  | 3.3 ±0.3            | _   | 9.5                    | 13.2 | 1.0                     | 15.0        | ns   |
|                                     | Output Disable<br>Time                |                           | C <sub>L</sub> = 50 pF  | 5.0 ±0.5            | -   | 6.5                    | 9.2  | 1.0                     | 10.5        |      |
| t <sub>OSLH</sub> ,                 | Output to                             | (Note 6)                  | $C_{L} = 50 \text{ pF}$ | 3.3 ±0.3            | -   | <u> </u>               | 1.5  | -                       | 1.5         | ns   |
| <sup>t</sup> oshl                   | Output Skew                           |                           | C <sub>L</sub> = 50 pF  | 5.0 ±0.5            | _   | <u> </u>               | 1.0  | -                       | 1.0         |      |
| C <sub>IN</sub>                     | Input<br>Capacitance                  | V <sub>CC</sub> = Open    |                         |                     | _   | 4                      | 10   | -                       | 10          | pF   |
| C <sub>OUT</sub>                    | Output<br>Capacitance                 | V <sub>CC</sub> = 5.0 V   |                         |                     | -   | 6                      | -    | -                       | -           | pF   |
| C <sub>PD</sub>                     | Power<br>Dissipation<br>Capacitance   | (Note 7)                  |                         |                     | -   | 27                     | -    | -                       | -           | pF   |

#### **AC OPERATING REQUIREMENTS**

|                    |                          |                     |     | T <sub>A</sub> = 25 °C |     | $T_A = 25 ^{\circ}\text{C}$ $T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$ |     |      |
|--------------------|--------------------------|---------------------|-----|------------------------|-----|-----------------------------------------------------------------------------------|-----|------|
| Symbol             | Parameter                | V <sub>CC</sub> (V) | Min | Тур                    | Max | Min                                                                               | Max | Unit |
| t <sub>W</sub> (H) | Minimum Pulse Width (LE) | 3.3 ±0.3            | 5.0 | -                      | -   | 5.0                                                                               | _   | ns   |
|                    |                          | 5.0 ±0.5            | 5.0 | -                      | -   | 5.0                                                                               | _   |      |
| t <sub>S</sub>     | Minimum Set-Up Time      | 3.3 ±0.3            | 4.0 | -                      | -   | 4.0                                                                               | _   | ns   |
|                    |                          | 5.0 ±0.5            | 4.0 | _                      | _   | 4.0                                                                               | _   |      |
| t <sub>H</sub>     | Minimum Hold Time        | 3.3 ±0.3            | 1.0 | -                      | -   | 1.0                                                                               | _   | ns   |
|                    |                          | 5.0 ±0.5            | 1.0 | _                      | _   | 1.0                                                                               | _   |      |

#### **ORDERING INFORMATION**

| Device       | Marking    | Package              | Shipping <sup>†</sup>    |
|--------------|------------|----------------------|--------------------------|
| 74VHC373MTCX | VHC<br>373 | TSSOP20<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>6.</sup> Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLH max</sub> - t<sub>PLH min</sub>|; t<sub>OSHL</sub> = |t<sub>PHL max</sub> - t<sub>PHL min</sub>|
7. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC}$  (opr.) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/8$  (per Latch). The total  $C_{PD}$  when n pcs. of the Latch operates can be calculated by the equation:  $C_{PD}$  (total) = 14 + 13n.



## **MECHANICAL CASE OUTLINE**

**PACKAGE DIMENSIONS** 

#### TSSOP20, 4.4x6.5 CASE 948AQ ISSUE A

**DATE 19 MAR 2009** 



| SYMBOL | MIN      | NOM      | MAX  |  |  |
|--------|----------|----------|------|--|--|
| А      |          |          | 1.20 |  |  |
| A1     | 0.05     |          | 0.15 |  |  |
| A2     | 0.80     |          | 1.05 |  |  |
| b      | 0.19     |          | 0.30 |  |  |
| С      | 0.09     |          | 0.20 |  |  |
| D      | 6.40     | 6.50     | 6.60 |  |  |
| Е      | 6.30     | 6.40     | 6.50 |  |  |
| E1     | 4.30     | 4.40     | 4.50 |  |  |
| е      |          | 0.65 BSC |      |  |  |
| L      | 0.45     | 0.60     | 0.75 |  |  |
| L1     | 1.00 REF |          |      |  |  |
| θ      | 0°       |          | 8°   |  |  |

#### **TOP VIEW**



#### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC MO-153.

| DOCUMENT NUMBER: | 98AON34453E      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP20, 4.4X6.5 |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales



## **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com