

# **NCN2612MTTWG Datasheet**



https://www.DiGi-Electronics.com

DiGi Electronics Part Number NCN2612MTTWG-DG

Manufacturer onsemi

Manufacturer Product Number NCN2612MTTWG

Description IC TXRX 1CHAN USB 56WQFN

Detailed Description DisplayPort, PCIe Switch IC 6 Channel 56-WQFN (5x

11)



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



# **Purchase and inquiry**

| Manufacturer Product Number: | Manufacturer:                      |
|------------------------------|------------------------------------|
| NCN2612MTTWG                 | onsemi                             |
| Series:                      | Product Status:                    |
|                              | Obsolete                           |
| Applications:                | Multiplexer/Demultiplexer Circuit: |
| DisplayPort, PCIe            | 2:1                                |
| Switch Circuit:              | Number of Channels:                |
| SPDT                         | 6                                  |
| On-State Resistance (Max):   | Voltage - Supply, Single (V+):     |
| 130hm                        | 3V ~ 3.6V                          |
| Voltage - Supply, Dual (V±): | -3db Bandwidth:                    |
|                              |                                    |
| Features:                    | Operating Temperature:             |
|                              | -40°C ~ 85°C (TA)                  |
| Mounting Type:               | Package / Case:                    |
| Surface Mount                | 56-WFQFN Exposed Pad               |
| Supplier Device Package:     | Base Product Number:               |
| 56-WQFN (5x11)               | NCN2612                            |

# **Environmental & Export classification**

| Moisture Sensitivity Level (MSL): | REACH Status:    |
|-----------------------------------|------------------|
| 1 (Unlimited)                     | REACH Unaffected |
| ECCN:                             | HTSUS:           |
| FΔRQQ                             | 8542 39 0001     |

# 6-Differential Channel 1:2 Switch for PCIe 2.0 and Display Port 1.1

The NCN2612 is a 6–Channel differential SPDT switch designed to route PCI Express Gen2 and/or DisplayPort 1.1a signals. Due to the ultra–low ON–state capacitance (4.1 pF typ) and resistance (7  $\Omega$  typ), these switches have a signal bit rate (BR) of 5 Gbps, ideal for high frequency data signals. This switch pinout is designed to be used in ATX form factor desktop PCs and is available in a space–saving WQFN package. The NCN2612 uses 80% less quiescent power than other comprable PCIe switches.

#### **Features**

- V<sub>DD</sub> Power Supply from 3 V to 3.6 V
- Low Supply Current 250 μA typ
- 6 Differential Channels 2:1 MUX/DEMUX
- Compatible with Display Port 1.1a & PCIe 2.0
- Data Rate: Supports 5 Gbps
- Low Ron Resistance: 7  $\Omega$  typ
- Low Con Capacitance: 4.1 pF
- Space Saving Small WQFN-56 Package
- This is a Pb-Free Device

#### **Typical Applications**

- Notebook Computers
- Desktop Computers
- Server/Storage Networks



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM





WQFN56 CASE 510AK

A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

#### **ORDERING INFORMATION**

| Device       | Package   | Shipping <sup>†</sup> |
|--------------|-----------|-----------------------|
| NCN2612MTTWG | WQFN56    | 2000 /                |
|              | (Pb-Free) | Tape & Reel           |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. NCN2612 Block Diagram

### **TRUTH TABLE (SEL Control)**

| Function                                     | SEL |
|----------------------------------------------|-----|
| PCI_Express Gen2 Path is Active (Tx, Rx)     | L   |
| Digital Video Port is Active (Dx, HPDx, AUX) | Н   |

### **TRUTH TABLE (Latch Control)**

| LE | Internal Mux Select       |  |
|----|---------------------------|--|
| 0  | Respond to Changes on SEL |  |
| 1  | Latched                   |  |



Figure 2. Pinout (Top View)

### PIN FUNCTION AND DESCRIPTION

| Pin                                             | Name       | Description                                                                                                                                                                                                                 |
|-------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6, 17, 22, 27,<br>34,50, 55                     | VDD        | DC Supply, 3.3 V ±10%                                                                                                                                                                                                       |
| 1, 11, 16, 20, 21,<br>28, 29, 35, 48,<br>49, 56 | GND        | Power Ground.                                                                                                                                                                                                               |
| Exposed Pad                                     | -          | The exposed pad on the backside of package is internally connected to Gnd. Externally the exposed pad should also be user-connected to GND.                                                                                 |
| 2                                               | IN_0+      | Differential input from GMCH PCIE outputs. IN_0+ makes a differential pair with IN_0                                                                                                                                        |
| 3                                               | IN_0-      | Differential input from GMCH PCIE outputs. IN_0- makes a differential pair with IN_0+.                                                                                                                                      |
| 4                                               | IN_1+      | Differential input from GMCH PCIE outputs. IN_1+ makes a differential pair with IN_1                                                                                                                                        |
| 5                                               | IN_1-      | Differential input from GMCH PCIE outputs. IN_1- makes a differential pair with IN_1+.                                                                                                                                      |
| 7                                               | IN_2+      | Differential input from GMCH PCIE outputs. IN_2+ makes a differential pair with IN_2                                                                                                                                        |
| 8                                               | IN_2-      | Differential input from GMCH PCIE outputs. IN_2- makes a differential pair with IN_2+.                                                                                                                                      |
| 9                                               | IN_3+      | Differential input from GMCH PCIE outputs. IN_3+ makes a differential pair with IN_3                                                                                                                                        |
| 10                                              | IN_3-      | Differential input from GMCH PCIE outputs. IN_3- makes a differential pair with IN_3+.                                                                                                                                      |
| 12                                              | OUT+       | Pass-through output from AUX+ input when SEL = 1. Pass-through output from Rx0+ input when SEL = 0.                                                                                                                         |
| 13                                              | OUT-       | Pass-through output from AUX- input when SEL = 1. Pass-through output from Rx0- input when SEL = 0.                                                                                                                         |
| 14                                              | X+         | X+ is an analog pass-through output corresponding to Rx1+.                                                                                                                                                                  |
| 15                                              | X-         | X- is an analog pass-through output corresponding to the Rx1- input. The path from Rx1- to X- must be matched with the path from Rx1+ to X+. X+ and X- form a differential pair when the pass-through mux mode is selected. |
| 18                                              | SEL        | SEL controls the mux through a flow-through latch. SEL = 0 for PCIE Mode; SEL = 1 for DP Mode                                                                                                                               |
| 19                                              | LE         | The latch gate is controlled by LE.                                                                                                                                                                                         |
| 43, 42                                          | D0+, D0-   | Analog pass-through output#1 corresponding to IN_0+ and IN_0-, when SEL = 1.                                                                                                                                                |
| 41, 40                                          | D1+, D1-   | Analog pass-through output#1 corresponding to IN_1+ and IN_1-, when SEL = 1.                                                                                                                                                |
| 39, 38                                          | D2+, D2-   | Analog pass-through output#1 corresponding to IN_2+ and IN_2-, when SEL = 1.                                                                                                                                                |
| 37, 36                                          | D3+, D3-   | Analog pass-through output#1 corresponding to IN_3+ and IN_3-, when SEL = 1.                                                                                                                                                |
| 54, 53                                          | Tx0+, Tx0- | Analog pass-through output#2 corresponding to IN_0+ and IN_0- when SEL = 0.                                                                                                                                                 |
| 52, 51                                          | Tx1+, Tx1- | Analog pass-through output#2 corresponding to IN_1+ and IN_1- when SEL = 0.                                                                                                                                                 |
| 47, 46                                          | Tx2+, Tx2- | Analog pass-through output#2 corresponding to IN_2+ and IN_2- when SEL = 0.                                                                                                                                                 |
| 45, 44                                          | Tx3+, Tx3- | Analog pass-through output#2 corresponding to IN_3+ and IN_3- when SEL = 0.                                                                                                                                                 |
| 26                                              | AUX+       | Differential input from HDMI/DP connector. AUX+ makes a differential pair with AUX AUX+ is passed through to the OUT+ pin when SEL = 1.                                                                                     |
| 25                                              | AUX-       | Differential input from HDMI/DP connector. AUX- makes a differential pair with AUX+. AUX- is passed through to the OUT- pin when SEL = 1.                                                                                   |
| 24                                              | HPD1       | Positive low frequency HPD input handshake protocol signal.                                                                                                                                                                 |
| 23                                              | HPD2       | Negative low frequency HPD input handshake protocol signal (normally not connected).                                                                                                                                        |
| 33                                              | Rx0+       | Differential input from PCIE connector or device. Rx0+ makes a differential pair with Rx0 Rx0+ is passed through to the OUT+ pin when SEL = 0.                                                                              |
| 32                                              | Rx0-       | Differential input from PCIE connector or device. Rx0- makes a differential pair with Rx0+. Rx0- is passed through to the OUT- pin when SEL = 0.                                                                            |
| 31                                              | Rx1+       | Differential input from PCIE connector or device. Rx1+ makes a differential pair with Rx1 Rx1+ is passed through to the X+ pin when SEL = 0.                                                                                |
| 30                                              | Rx1-       | Differential input from PCIE connector or device. Rx1- makes a differential pair with Rx1+. Rx1- is passed through to the X- pin on the path that matches the Rx1+ to X+ pin.                                               |

#### **MAXIMUM RATINGS**

| Parameter                                     | Symbol                          | Rating                             | Unit |
|-----------------------------------------------|---------------------------------|------------------------------------|------|
| Power Supply Voltages                         | $V_{DD}$                        | $-0.5 \le V_{DD} \le 5.3$          | V    |
| Input/Output Voltage Range of the Switch      | V <sub>I</sub> & V <sub>O</sub> | $-0.7 \le V_{  } \le V_{  } + 0.3$ | V    |
| Selection Pin Voltages                        | V <sub>SEL</sub>                | $-0.5 \le V_{I} \le V_{DD} + 0.3$  | V    |
| Continuous Current Through One Switch Channel | I <sub>IO</sub>                 | ± 120                              | mA   |
| Maximum Junction Temperature (Note 1)         | T <sub>J</sub>                  | 150                                | °C   |
| Operating Ambient Temperature                 | T <sub>A</sub>                  | -40 to +85                         | °C   |
| Storage Temperature Range                     | T <sub>stg</sub>                | -65 to +150                        | °C   |
| Thermal Resistance, Junction-to-Air (Note 2)  | $R_{	hetaJA}$                   | 37                                 | °C/W |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect

- Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded.
   This parameter is based on EIA/JEDEC 51–7 with a 4–layer PCB, 80mm x 80mm, two 1oz Cu material internal planes and top planes of 2oz Cu material.

**ELECTRICAL CHARACTERISTICS** ( $V_{DD}$  = +3.3V  $\pm$  10%,  $T_A$  = -40°C to +85°C and  $T_J$  up to 125°C, unless otherwise noted. All Typical values are at  $V_{DD}$  = +3.3 V,  $T_A$  = +25°C, unless otherwise noted)

| Symbol                | Characteristics                                   | Conditions                                                                                                                            | Min      | Тур | Max             | Unit |
|-----------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|-----|-----------------|------|
| POWER SU              | PPLY                                              |                                                                                                                                       | -        |     |                 |      |
| $V_{DD}$              | Supply Voltage Range                              |                                                                                                                                       | 3.0      | 3.3 | 3.6             | V    |
| I <sub>DD</sub>       | Power Supply Current                              | $V_{DD}$ = 3.6 V, $V_{IN}$ = GND or $V_{DD}$                                                                                          |          | 250 | 500             | μΑ   |
| DATA SWIT             | CH PERFORMANCE (for both P                        | Cle and Display Port applications, unless otherwise                                                                                   | e noted) |     |                 |      |
| V <sub>IN</sub>       | Data Input/Output Voltage<br>Range                |                                                                                                                                       | -0.1     |     | V <sub>DD</sub> | V    |
| R <sub>ON</sub>       | On Resistance (Tx, Rx)                            | $V_{DD}$ = 3 V, 0 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>DD</sub> , I <sub>IN</sub> = 40 mA                                           |          | 7   | 13              | Ω    |
| R <sub>ON</sub>       | On Resistance (Dx,HP-<br>Dx,AUX)                  | $V_{DD}$ = 3 V, 0 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>DD</sub> , I <sub>IN</sub> = 40 mA                                           |          | 7.5 | 13              | Ω    |
| R <sub>ON(flat)</sub> | On Resistance Flatness                            | $V_{DD}$ = 3 V, 0 V $\leq$ VIN $\leq$ V <sub>DD</sub> , I <sub>IN</sub> = 40 mA                                                       |          | 0.1 | 1.24            | Ω    |
| $\Delta R_{ON}$       | On Resistance Matching (Tx, Rx)                   | V <sub>DD</sub> = 3 V, V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 40 mA                                                                 |          |     | 0.35            | Ω    |
| $\Delta R_{ON}$       | On Resistance Matching (Dx,HPDx,AUX)              | $V_{DD} = 3 \text{ V}, V_{IN} = 0 \text{ V}, I_{IN} = 40 \text{ mA}$                                                                  |          |     | 0.35            | Ω    |
| C <sub>ON</sub>       | On Capacitance                                    | f = 1 MHz, Switch On, Open Output                                                                                                     |          | 4.1 |                 | pF   |
| C <sub>OFF</sub>      | Off Capacitance                                   | f = 1 MHz, Switch Off                                                                                                                 |          | 2.6 |                 | pF   |
| I <sub>ON</sub>       | On Leakage Current (IN_/<br>X_/OUT_)              | $V_{DD}$ = +3.6 V, $V_{IN}$ = VX_ = $V_{OUT}$ = 0 V,<br>+1.2 V; $V_D$ or $V_{TX}$ or $V_{HPD}$ or $V_{RX}$ or $V_{AUX}$ = unconnected | -1       |     | +1              | μΑ   |
| l <sub>OFF</sub>      | Off Leakage Current (D_/<br>TX_/ HPD_/ RX_/ AUX_) | $V_{DD}$ = +3.6 V, $V_{IN}$ = $V_{X}$ = $V_{OUT}$ = 0 V,<br>+1.2 V; $V_{D}$ or $V_{TX}$ , $V_{HPD}$ /AUX or $V_{RX}$ = 1.2 V, 0 V     | -1       |     | +1              | μΑ   |
| CONTROL L             | LOGIC CHARACTERISTICS (SE                         | EL and LE pins)                                                                                                                       |          |     |                 |      |
| $V_{IL}$              | Off voltage input                                 |                                                                                                                                       | 0        |     | 8.0             | V    |
| V <sub>IH</sub>       | High voltage input                                |                                                                                                                                       | 2        |     | $V_{DD}$        | ٧    |
| I <sub>IN</sub>       | Off voltage input                                 | V <sub>IN</sub> = 0 V or V <sub>DD</sub>                                                                                              | -1       |     | +1              | μΑ   |
| C <sub>IN</sub>       | High voltage input                                | f = 1 MHz                                                                                                                             |          | 1   |                 | pF   |
| DYNAMIC C             | CHARACTERISTICS                                   |                                                                                                                                       |          |     |                 |      |
| BR                    | Signal Data Rate                                  | $R_S = R_L = 100 \Omega$ differential                                                                                                 |          | 5   |                 | Gbps |
| I <sub>LOSS</sub>     | Differential Insertion Loss                       | $R_S = R_L = 50 \Omega$ , $F = 2.7 GHz$                                                                                               |          | -4  |                 | dB   |
|                       |                                                   | $R_S = R_L = 50 \Omega$ , $F = 5 GHz$                                                                                                 |          | -7  |                 |      |
|                       |                                                   | $R_S = R_L = 50 \Omega, F = 7.5 \text{ GHz}$                                                                                          |          | -13 |                 |      |
| V <sub>ISO</sub>      | Differential Off Isolation                        | $R_S = R_L = 50 \Omega$ , $F = 100 MHz$                                                                                               |          | -41 |                 | dB   |
|                       |                                                   | R <sub>S</sub> = R <sub>L</sub> = 50 Ω, F = 1.35 GHz                                                                                  |          | -19 |                 |      |
|                       |                                                   | $R_S = R_L = 50 \Omega$ , $F = 3 GHz$                                                                                                 |          | -16 |                 |      |
| X <sub>talk</sub>     | Differential Crosstalk                            | $R_S = R_L = 50 \Omega$ , $F = 2.5 GHz$                                                                                               |          | -27 |                 | dB   |
|                       |                                                   | $R_S = R_L = 50 \Omega$ , $F = 5 GHz$                                                                                                 |          | -20 |                 |      |
|                       |                                                   | $R_S = R_L = 50 \Omega$ , F = 7.5 GHz                                                                                                 | 1        | -10 |                 |      |

#### **SWITCHING CHARACTERISTICS** ( $V_{DD}$ = +3.3 V, $T_A$ = 25°C, unless otherwise specified)

| Symbol           | Characteristics                                  | Conditions                                                | Min | Тур | Max | Unit |
|------------------|--------------------------------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| T <sub>SK1</sub> | Bit-to-bit skew within same differential channel | $R_S = 50 \Omega$ , $R_L = 200 \Omega$ , $C_L = 4 pF$     |     | 7   |     | ps   |
| T <sub>SK2</sub> | Channel-to-channel skew                          | $R_S$ = 50 $\Omega$ , $R_L$ = 200 $\Omega$ , $C_L$ = 4 pF |     | 55  |     | ps   |

### **SELECTION PINS SWITCHING CHARACTERISTICS** ( $V_{DD} = +3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , unless otherwise specified)

| Symbol              | Characteristics             | Conditions                                                                                                                                                                                                                | Min | Тур | Max | Unit |
|---------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>SELON</sub>  | SEL to Switch turn ON time  | $\begin{array}{c} \text{VDX\_A or VDX\_B} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{VHPD\_X or VAUX\_X} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{LE} = \text{V}_{DD}, \ \text{C}_L = 100 \text{ pf} \end{array}$ |     | 8   | 20  | ns   |
| T <sub>SELOFF</sub> | SEL to Switch turn OFF time | $\begin{array}{c} \text{VDX\_A or VDX\_B} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{VHPD\_X or VAUX\_X} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{LE} = \text{V}_{DD}, \ \text{C}_L = 100 \text{pf} \end{array}$  |     | 5   | 10  | ns   |
| T <sub>SET</sub>    | LE setup time SEL to LE     | $\begin{array}{c} \text{VDX\_A or VDX\_B} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{VHPD\_X or VAUX\_X} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{LE} = \text{V}_{DD}, \ C_L = 100 \text{ pf} \end{array}$        |     | 1   |     | ns   |
| T <sub>HOLD</sub>   | LE hold time LE to SEL      | $\begin{array}{c} \text{VDX\_A or VDX\_B} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{VHPD\_X or VAUX\_X} = +1.0 \text{ V, R}_L = 50 \ \Omega, \\ \text{LE} = \text{V}_{DD}, \ \text{C}_L = 100 \text{ pf} \end{array}$ |     | 1   |     | ns   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.



Figure 3. Differential Insertion Loss/Differential Return Loss

Figure 4. Differential Off-Isolation



Figure 5. Differential Crosstalk

Measurements are standardized against shorts at IC terminals.

Differential OFF-Isolation is measured between IN\_ and "OFF" D or TX, X and "OFF" HPD or RX1, OUT and "OFF" AUX or RX0 terminal on each switch under Figure 3.

Differential ON-Isolation is measured between IN\_ and "ON" D or TX, X and "ON" HPD or RX1, OUT and "ON" AUX or RX0 terminal on each switch under Figure 4.

Differential Crosstalk is measured between any two pairs.



# MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS



| DOCUMENT NUMBER: | 98AON45390E       | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WQFN56 5x11, 0.5P |                                                                                                                                                                                 | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

e/2

**BOTTOM VIEW** 

0.10

0.05

 $\oplus$ 

CAB

C NOTE 3

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales



# **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com