

## PCM3010DBR Datasheet



https://www.DiGi-Electronics.com

DiGi Electronics Part Number PCM3010DBR-DG

Manufacturer Texas Instruments

Manufacturer Product Number PCM3010DBR

Description PCM3010 24-BIT STEREO AUDIO CODE

Detailed Description Interface



Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com

DiGi is a global authorized distributor of electronic components.



## **Purchase and inquiry**

| Manufacturer Product Number: | Manufacturer:     |
|------------------------------|-------------------|
| PCM3010DBR                   | Texas Instruments |
| Series:                      | Product Status:   |
|                              | Active            |

## **Environmental & Export classification**

| Moisture Sensitivity Level (MSL): | REACH Status:    |
|-----------------------------------|------------------|
| Vendor Undefined                  | REACH Unaffected |





PCM3010

SLES055 - NOVEMBER 2002

# 24-BIT STEREO AUDIO CODEC WITH 96-kHz ADC, 192-kHz DAC, AND SINGLE-ENDED ANALOG INPUT/OUTPUT

#### **FEATURES**

- 24-Bit Delta-Sigma ADC and DAC
- Stereo ADC:
  - Single-Ended Voltage Input: 3 Vp-p
  - Antialiasing Filter Included
  - 1/128, 1/64 Decimation Filter:
    - Pass-Band Ripple: ±0.05 dB
    - Stop-Band Attenuation: –65 dB
  - On-Chip High-Pass Filter: 0.84 Hz at f<sub>S</sub> = 44.1 kHz
  - High Performance:
    - THD+N: -95 dB (Typical)
    - SNR: 100 dB (Typical)
    - Dynamic Range: 102 dB (Typical)
- Stereo DAC:
  - Single-Ended Voltage Output: 3 Vp-p
  - Analog Low-Pass Filter Included
  - ×8 Oversampling Digital Filter:
    - Pass-Band Ripple: ±0.03 dB
    - Stop-Band Attenuation: -50 dB
  - High Performance:
    - THD+N: -96 dB (Typical)
    - SNR: 104 dB (Typical)
    - Dynamic Range: 104 dB (Typical)
- Multiple Functions:
  - Digital De-Emphasis: 32 kHz, 44.1 kHz, 48 kHz
  - Power Down: ADC/DAC Simultaneous
  - 16-, 24-Bit Audio Data Formats
- Sampling Rate: 16–96 kHz (ADC), 16–192 kHz (DAC)

- System Clock: 128 f<sub>S</sub>, 192 f<sub>S</sub>, 256 f<sub>S</sub>, 384 f<sub>S</sub>, 512 f<sub>S</sub>, 768 f<sub>S</sub>
- Dual Power Supplies: 5 V for Analog and 3.3 V for Digital
- Package: 24-Pin SSOP, Lead-Free Product

#### APPLICATIONS

- DVD Recorders
- CD Recorders
- PC Audio
- Sound Control System

#### DESCRIPTION

The PCM3010 is a low-cost single-chip 24-, 16-bit stereo audio codec (ADC and DAC) with single-ended voltage input and output. Both the analog analog-to-digital converters (ADCs) and digital-toanalog converters (DACs) employ delta-sigma modulation with 64-times oversampling. The ADCs include a digital decimation filter with a high-pass filter, and the DACs include an 8-times-oversampling digital interpolation filter. The DACs also include a digital de-emphasis function. The PCM3010 accepts four different audio data formats for the ADC and DAC. The PCM3010 provides a power-down mode, which works on the ADC and DAC simultaneously. The PCM3010 is suitable for a wide variety of cost-sensitive consumer applications where good performance is required. The PCM3010 is fabricated using a highly advanced CMOS process and is available in a small 24-pin SSOP package.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



PCM3010 SLES055 – NOVEMBER 2002

#### **DB PACKAGE** (TOP VIEW)



#### PACKAGE/ORDERING INFORMATION

| PRODUCT         | PACKAGE      | PACKAGE<br>CODE | OPERATION<br>TEMPERATURE RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA |
|-----------------|--------------|-----------------|--------------------------------|--------------------|--------------------|-----------------|
| DOM 400 4 0 D D | 041 10000    | 0.400           | 0500 / 0500                    | DOM:0040           | PCM3010DB          | Tube            |
| PCM3010DB       | 24-lead SSOP | 24DB            | −25°C to 85°C                  | PCM3010            | PCM3010DBR         | Tape and reel   |

## block diagram



Figure 1. PCM3010 Block Diagram

PCM3010 SLES055 – NOVEMBER 2002

## analog front-end (right-channel)





## **Terminal Functions**

| TERMINAL                     |     |     |                                                               |
|------------------------------|-----|-----|---------------------------------------------------------------|
| NAME                         | NO. | 1/0 | DESCRIPTIONS                                                  |
| AGND1                        | 6   | _   | ADC analog ground                                             |
| AGND2                        | 20  | _   | DAC analog ground                                             |
| BCK                          | 11  | I   | Audio data bit clock input‡                                   |
| DEMP1                        | 18  | I   | De-emphasis select input, 1 <sup>†</sup>                      |
| DEMP0                        | 19  | I   | De-emphasis select input, 0 <sup>†</sup>                      |
| DGND                         | 14  | -   | Digital ground                                                |
| DIN                          | 12  | I   | Audio data digital input <sup>‡</sup>                         |
| DOUT                         | 13  | 0   | Audio data digital output                                     |
| FMT0                         | 7   | I   | Audio data format select input, 0 <sup>†</sup>                |
| FMT1                         | 8   | ı   | Audio data format select input, 1 <sup>†</sup>                |
| LRCK                         | 10  | I   | Audio data latch enable input <sup>‡</sup>                    |
| PDWN                         | 17  | I   | ADC and DAC power-down control input, active LOW <sup>†</sup> |
| SCKI                         | 16  | ı   | System clock input <sup>‡</sup>                               |
| TEST                         | 9   | ı   | Test control, must be open or connected to DGND <sup>†</sup>  |
| V <sub>CC</sub> 1            | 5   | _   | ADC analog power supply, 5 V                                  |
| V <sub>CC</sub> <sup>2</sup> | 21  | _   | DAC analog power supply, 5 V                                  |
| V <sub>COM</sub>             | 24  | _   | DAC common voltage decoupling (= 0.5 V <sub>CC</sub> 2)       |
| $V_{DD}$                     | 15  | _   | Digital power supply, 3.3 V                                   |
| $V_{IN}L$                    | 1   | ı   | ADC analog input, L-channel                                   |
| V <sub>IN</sub> R            | 2   | ı   | ADC analog input, R-channel                                   |
| VouTL                        | 23  | 0   | DAC analog output, L-channel                                  |
| V <sub>OUT</sub> R           | 22  | 0   | DAC analog output, R-channel                                  |
| V <sub>REF</sub> 1           | 3   | _   | ADC reference voltage decoupling, 1 (= 0.5 V <sub>CC</sub> 1) |
| V <sub>REF</sub> 2           | 4   | -   | ADC reference voltage decoupling, 2                           |

<sup>†</sup> Schimtt-trigger input with 50-kΩ typical internal pulldown resistor, 5-V tolerant. ‡ Schimtt-trigger input, 5-V tolerant.



## PCM3010

SLES055 - NOVEMBER 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)

| Supply voltage: V <sub>CC</sub> 1, V <sub>CC</sub> 2                                               | 6.5 V                                           |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------|
| V <sub>DD</sub>                                                                                    | 4.0 V                                           |
| Supply voltage differences: V <sub>CC</sub> 1, V <sub>CC</sub> 2                                   | ±0.1 V                                          |
| Ground voltage differences: AGND1, AGND2, DGND                                                     | ±0.1 V                                          |
| Digital input voltage: PDWN, TEST, FMT0, FMT1, DEMP0, DEMP1, LRCK, BCK, DII                        | N, SCKI0.3 V to +6.5 V                          |
| Digital input voltage: DOUT                                                                        | $-0.3 \text{ V to } (V_{DD} + 0.3 \text{ V})$   |
| Analog input voltage, V <sub>IN</sub> L, V <sub>IN</sub> R, V <sub>REF</sub> 1, V <sub>REF</sub> 2 | $-0.3 \text{ V to } (V_{CC}1 + 0.3 \text{ V})$  |
| Analog input voltage, V <sub>COM</sub> , V <sub>OUT</sub> L, V <sub>OUT</sub> R                    | $-0.3 \text{ V to } (V_{CC}^2 + 0.3 \text{ V})$ |
| Input current (any pins except supplies)                                                           |                                                 |
| Ambient temperature under bias                                                                     | –40°C to 125°C                                  |
| Storage temperature                                                                                |                                                 |
| Junction temperature                                                                               |                                                 |
| Lead temperature (soldering)                                                                       | 260°C, 5 s                                      |
| Package temperature (IR reflow, peak)                                                              |                                                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## electrical characteristics, all specifications at $T_A$ = 25°C, $V_{CC}$ 1 = $V_{CC}$ 2 = 5 V, $V_{DD}$ = 3.3 V, $f_S$ = 44.1 kHz, SCKI = 384 $f_S$ , 24-bit data (unless otherwise noted)

| PARAMETER |                                        | TEGT GOVERNO                                                                                                                | P             | CM3010DE                   | 3           |      |
|-----------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------|-------------|------|
|           | PARAMETER                              | TEST CONDITIONS                                                                                                             | MIN           | TYP                        | MAX         | UNIT |
| DIGITAL   | INPUT/OUTPUT                           |                                                                                                                             |               |                            |             |      |
| DATA F    | ORMAT                                  |                                                                                                                             |               |                            | _           |      |
|           | Audio data interface format            |                                                                                                                             | Left-justifie | ed, I <sup>2</sup> S, righ | t-justified |      |
|           | Audio data bit length                  |                                                                                                                             |               | 16, 24                     |             | Bits |
|           | Audio data format                      |                                                                                                                             | MSB-firs      | st, 2s comp                | lement      |      |
| ,         | Sampling frequency, ADC                |                                                                                                                             | 16            | 44.1                       | 96          | kHz  |
| fS        | Sampling frequency, DAC                |                                                                                                                             | 16            | 44.1                       | 192         | kHz  |
|           | System clock frequency                 | 128 f <sub>S</sub> , 192 f <sub>S</sub> , 256 f <sub>S</sub> , 384 f <sub>S</sub> , 512 f <sub>S</sub> , 768 f <sub>S</sub> | 4             |                            | 50          | MHz  |
| INPUT L   | OGIC                                   |                                                                                                                             |               |                            |             |      |
| VIH       | Least Levis Level (see Aletes 4 and 6) |                                                                                                                             | 2.0           |                            | 5.5         | VDC  |
| VIL       | Input logic level (see Notes 1 and 2)  |                                                                                                                             |               |                            | 0.8         | VDC  |
| ΊΗ        | least least a surrent (a.e. Nete O)    | $V_{IN} = V_{DD}$                                                                                                           |               |                            | ±10         | μΑ   |
| IIL       | Input logic current (see Note 2)       | V <sub>IN</sub> = 0 V                                                                                                       |               |                            | ±10         | μΑ   |
| ΊΗ        | least least a summer (see Alete 4)     | $V_{IN} = V_{DD}$                                                                                                           |               | 65                         | 100         | μΑ   |
| IIL       | Input logic current (see Note 1)       | V <sub>IN</sub> = 0 V                                                                                                       |               |                            | ±10         | μΑ   |
| OUTPU     | T LOGIC                                |                                                                                                                             |               |                            |             |      |
| Vон       | Output logic lovel (see Note 3)        | I <sub>OUT</sub> = -4 mA                                                                                                    | 2.4           |                            |             | VDC  |
| VOL       | Output logic level (see Note 3)        | I <sub>OUT</sub> = 4 mA                                                                                                     |               |                            | 0.4         | VDC  |
| ADC CH    | IARACTERISTICS                         |                                                                                                                             |               |                            |             |      |
|           | Resolution                             |                                                                                                                             |               | 24                         |             | Bits |

NOTES: 1. Pins 7, 8, 9, 17, 18, 19: PDWN, TEST, FMT0, FMT1, DEMP0, DEMP1 (Schmitt-trigger input with 50-kΩ typical internal pulldown resistor, 5-V tolerant).

- 2. Pins 10-12, 16: LRCK, BCK, DIN, SCKI (Schmitt-trigger input, 5-V tolerant).
- 3. Pin 13: DOUT.



6

# electrical characteristics, all specifications at $T_A$ = 25°C, $V_{CC}$ 1 = $V_{CC}$ 2 = 5 V, $V_{DD}$ = 3.3 V, $f_S$ = 44.1 kHz, SCKI = 384 $f_S$ , 24-bit data (unless otherwise noted) (continued)

|                                         |                                       | Р                    | PCM3010DB             |          |          |  |
|-----------------------------------------|---------------------------------------|----------------------|-----------------------|----------|----------|--|
| PARAMETER                               | TEST CONDITIONS                       | MIN                  | TYP                   | MAX      | UNIT     |  |
| ACCURACY                                | ·                                     | •                    |                       |          |          |  |
| Gain mismatch, channel-to-channel       | 1 kHz, full-scale input               |                      | ±1                    | ±6       | % of FSR |  |
| Gain error                              | 1 kHz, full-scale input               |                      | ±2                    | ±6       | % of FSR |  |
| DYNAMIC PERFORMANCE (see Note 4)        |                                       | <u>.</u>             |                       |          |          |  |
|                                         | f <sub>S</sub> = 44.1 kHz             |                      | -95                   | -86      |          |  |
| THD+N $V_{IN} = -0.5 \text{ dB}$        | f <sub>S</sub> = 96 kHz               |                      | -92                   |          | dB       |  |
| TUD N. V                                | f <sub>S</sub> = 44.1 kHz             |                      | -39                   |          | i        |  |
| THD+N $V_{IN} = -60 \text{ dB}$         | f <sub>S</sub> = 96 kHz               |                      | -40                   |          | dB       |  |
|                                         | f <sub>S</sub> = 44.1 kHz, A-weighted | 97                   | 102                   |          | 15       |  |
| Dynamic range                           | f <sub>S</sub> = 96 kHz, A-weighted   |                      | 102                   |          | dB       |  |
| 0.01                                    | f <sub>S</sub> = 44.1 kHz, A-weighted | 95                   | 100                   |          | 15       |  |
| S/N ratio                               | f <sub>S</sub> = 96 kHz, A-weighted   |                      | 102                   |          | dB       |  |
|                                         | f <sub>S</sub> = 44.1 kHz             | 93                   | 98                    |          |          |  |
| Channel separation                      | f <sub>S</sub> = 96 kHz               |                      | 100                   |          | dB       |  |
| ANALOG INPUT                            | ·                                     | <u>.</u>             |                       |          |          |  |
| Input voltage                           |                                       | 60                   | 0% of V <sub>CC</sub> | 1        | Vp–p     |  |
| Center voltage                          |                                       | 50                   | 0% of VCC             | 1        | V        |  |
| Input impedance                         |                                       |                      | 20                    |          | kΩ       |  |
| Anti-aliasing filter frequency response | −3 dB                                 |                      | 300                   |          | kHz      |  |
| DIGITAL FILTER PERFORMANCE              |                                       |                      |                       |          |          |  |
| Pass band                               |                                       |                      |                       | 0.454 fg | Hz       |  |
| Stop band                               |                                       | 0.583 f <sub>S</sub> |                       |          | Hz       |  |
| Pass-band ripple                        |                                       |                      |                       | ±0.05    | dB       |  |
| Stop-band attenuation                   |                                       | -65                  |                       |          | dB       |  |
| Delay time                              |                                       |                      | 17.4/f <sub>S</sub>   |          | sec      |  |
| HPF frequency response                  | −3 dB                                 |                      | 0.019 fs              |          | mHz      |  |
| DAC CHARACTERISTICS                     | •                                     | <u>.</u>             |                       |          |          |  |
| Resolution                              |                                       |                      | 24                    |          | Bits     |  |
| DC ACCURACY                             | •                                     |                      |                       |          |          |  |
| Gain mismatch, channel-to-channel       |                                       |                      | ±1.0                  | ±4.0     | % of FSR |  |
| Gain error                              |                                       |                      | ±2.0                  | ±6.0     | % of FSR |  |
| Bipolar zero error                      |                                       |                      | ±1.0                  |          | % of FSR |  |
| DYNAMIC PERFORMANCE (see Note 5)        | •                                     | •                    |                       |          |          |  |
|                                         | f <sub>S</sub> = 44.1 kHz             |                      | -96                   | -88      |          |  |
| THD+N, $V_{OUT} = 0 \text{ dB}$         | f <sub>S</sub> = 96 kHz               |                      | -97                   |          | dB       |  |
|                                         | f <sub>S</sub> = 192 kHz              |                      | -97                   |          |          |  |

NOTES: 4.  $f_{1N} = 1 \text{ kHz}$ , using System Two<sup>TM</sup> audio measurement system, RMS mode with 20-kHz LPF, 400-Hz HPF in calculation.

5.  $f_{OUT} = 1$  kHz, using System Two audio measurement system, RMS mode with 20-kHz LPF, 400-Hz HPF.

System Two is a trademark of Audio Precision, Inc.
All other trademarks are the property of their respective owners.



## **PCM3010**

SLES055 – NOVEMBER 2002

## electrical characteristics, all specifications at $T_A$ = 25°C, $V_{CC}$ 1 = $V_{CC}$ 2 = 5 V, $V_{DD}$ = 3.3 V, $f_S$ = 44.1 kHz, SCKI = 384 $f_S$ , 24-bit data (unless otherwise noted) (continued)

|                      | 242445752                                  | TEST SOMBITIONS                             | PCM3010DB            |                        |                      |      |
|----------------------|--------------------------------------------|---------------------------------------------|----------------------|------------------------|----------------------|------|
|                      | PARAMETER                                  | TEST CONDITIONS                             | MIN                  | TYP                    | MAX                  | UNIT |
| DYNAMI               | IC PERFORMANCE (see Note 5) (Continued)    |                                             |                      |                        |                      |      |
|                      |                                            | $f_S = 44.1 \text{ kHz}$                    |                      | -42                    |                      |      |
|                      | THD+N $V_{OUT} = -60 \text{ dB}$           | f <sub>S</sub> = 96 kHz                     |                      | -43                    |                      | dB   |
|                      |                                            | f <sub>S</sub> = 192 kHz                    |                      | -43                    |                      |      |
|                      |                                            | f <sub>S</sub> = 44.1 kHz, EIAJ, A-weighted | 98                   | 104                    |                      |      |
|                      | Dynamic range                              | fs = 96 kHz, EIAJ, A-weighted               |                      | 105                    |                      | dB   |
|                      |                                            | f <sub>S</sub> = 192 kHz, EIAJ, A-weighted  |                      | 105                    |                      |      |
|                      |                                            | f <sub>S</sub> = 44.1 kHz, EIAJ, A-weighted | 98                   | 104                    |                      |      |
|                      | S/N ratio                                  | f <sub>S</sub> = 96 kHz, EIAJ, A-weighted   |                      | 105                    |                      | dB   |
|                      |                                            | f <sub>S</sub> = 192 kHz, EIAJ, A-weighted  |                      | 105                    |                      |      |
|                      |                                            | f <sub>S</sub> = 44.1 kHz                   | 95                   | 102                    |                      |      |
|                      | Channel separation                         | $f_S = 96 \text{ kHz}$                      |                      | 102                    |                      | dB   |
|                      |                                            | f <sub>S</sub> = 192 kHz                    |                      | 103                    |                      |      |
| ANALO                | G OUTPUT                                   |                                             |                      |                        |                      |      |
|                      | Output voltage                             |                                             | 60                   | % of V <sub>CC</sub> 2 | 2                    | Vp-p |
|                      | Center voltage                             |                                             | 50                   | % of V <sub>CC</sub> 2 | )                    | V    |
|                      | Load impedance                             | AC coupling                                 | 5                    |                        |                      | kΩ   |
|                      | LPF frequency response                     | f = 20 kHz                                  |                      | -0.03                  |                      | dB   |
|                      | LPF frequency response                     | f = 44 kHz                                  |                      | -0.20                  |                      | ив   |
| DIGITAL              | FILTER PERFORMANCE                         |                                             |                      |                        |                      |      |
|                      | Pass band                                  | ±0.03 dB                                    |                      |                        | 0.454 f <sub>S</sub> | Hz   |
|                      | Stop band                                  |                                             | 0.546 f <sub>S</sub> |                        |                      | Hz   |
|                      | Pass-band ripple                           |                                             |                      |                        | ±0.03                | dB   |
|                      | Stop-band attenuation                      | 0.546 fg                                    | -50                  |                        |                      | dB   |
|                      | Delay time                                 |                                             |                      | 20/f <sub>S</sub>      |                      | sec  |
|                      | De-emphasis error                          |                                             |                      | ±0.1                   |                      | dB   |
| POWER                | SUPPLY REQUIREMENTS                        |                                             |                      |                        |                      |      |
| V <sub>CC</sub> 1    |                                            |                                             | 4.5                  | 5.0                    |                      |      |
| V <sub>CC</sub> 2    | Voltage range                              |                                             | 4.5                  | 5.0                    | 5.5                  | VDC  |
| $V_{DD}$             | ]                                          |                                             | 3.0                  | 3.3                    | 3.6                  |      |
| ICC                  |                                            | f <sub>S</sub> = 44.1 kHz                   |                      | 31                     | 40                   |      |
| (l <sub>CC</sub> 1 + |                                            | f <sub>S</sub> = 96 kHz                     |                      | 32                     |                      | mA   |
| I <sub>CC</sub> 2)   | Summit august                              | f <sub>S</sub> = 192 kHz                    |                      | 9                      |                      |      |
|                      | Supply current                             | f <sub>S</sub> = 44.1 kHz                   |                      | 10                     | 15                   |      |
| lDD                  |                                            | f <sub>S</sub> = 96 kHz                     |                      | 20                     |                      | mA   |
|                      |                                            | f <sub>S</sub> = 192 kHz                    |                      | 14                     |                      |      |
|                      |                                            | f <sub>S</sub> = 44.1 kHz                   |                      | 190                    | 250                  |      |
|                      | Power dissipation, operation               | f <sub>S</sub> = 96 kHz                     |                      | 230                    |                      | mW   |
|                      |                                            | f <sub>S</sub> = 192 kHz                    |                      | 90                     |                      |      |
|                      | Power dissipation, power down (see Note 6) |                                             |                      | 1                      |                      | mW   |
| TEMPER               | RATURE RANGE                               |                                             |                      |                        |                      | •    |
|                      | Operating temperature                      |                                             | -25                  |                        | 85                   | °C   |
| θЈΑ                  | Thermal resistance                         | 24-pin SSOP                                 | -                    | 100                    |                      | °C/W |

NOTES: 5. f<sub>OUT</sub> = 1 kHz, using System Two audio measurement system, RMS mode with 20-kHz LPF, 400-Hz HPF. 6. Halt SCKI, BCK, LRCK.



8

## TYPICAL PERFORMANCE CURVES OF INTERNAL FILTER (ADC PORTION)

## digital filter



**FREQUENCY** 0 -10 -20 -30 Amplitude – dB -40 -50 -60 -70 -80 -90 -100 0.2 0.4 0.0 0.6 8.0 1.0 Frequency [ $\times$  f<sub>S</sub>]

**AMPLITUDE** 

Figure 2. Overall Characteristics

Figure 3. Stop-Band Attenuation Characteristics





Figure 4. Pass-Band Ripple Characteristics

**Figure 5. Transient Band Characteristics** 



## digital filter (continued)





Figure 6. Low-Cut HPF Stop-Band Characteristics

Figure 7. Low-Cut HPF Pass-Band Characteristics

## analog filter







Figure 9. Antialiasing Filter Pass-Band Characteristics



## TYPICAL PERFORMANCE CURVES OF INTERNAL FILTER (DAC PORTION)

## digital filter



Figure 10. Frequency Response (Sharp Rolloff)



Figure 11. Frequency Response, Pass-Band (Sharp Rolloff)



Figure 12. De-Emphasis ( $f_S = 32 \text{ kHz}$ )



Figure 13. De-Emphasis Error ( $f_S = 32 \text{ kHz}$ )



## digital filter (continued)



Figure 14. De-Emphasis ( $f_S = 44.1 \text{ kHz}$ )

**LEVEL** 



Figure 15. De-Emphasis Error ( $f_S = 44.1 \text{ kHz}$ )



Figure 16. De-Emphasis ( $f_S = 48 \text{ kHz}$ )



Figure 17. De-Emphasis Error (f<sub>S</sub> = 48 kHz)





(10 Hz–10 MHz)

## **TYPICAL PERFORMANCE CURVES (ADC PORTION)**

(10 Hz-10 MHz)









## TYPICAL PERFORMANCE CURVES (DAC PORTION)











## TYPICAL PERFORMANCE CURVES

## **ADC** output spectrum



AMPLITUDE
vs
FREQUENCY

0
-20
-40
-40
-80
-100
-120
-140
0 5 10 15 20
f - Frequency - kHz

Figure 32. Output Spectrum (–0.5 dB, N = 8192)

Figure 33. Output Spectrum (-60 dB, N = 8192)

## **DAC** output spectrum





Figure 34. Output Spectrum (0 dB, N = 8192)

Figure 35. Output Spectrum (-60 dB, N = 8192)



## supply current





Figure 37. Supply Current vs Sampling Frequency, ADC and DAC Operating







#### THEORY OF OPERATION

## **ADC** portion

The ADC block consists of a reference circuit, two single-ended to differential converter channels, a fifth-order delta-sigma modulator with full-differential architecture, a decimation filter with low-cut filter, and a serial interface circuit which is also used as a serial interface for the DAC input signal as shown in the block diagram, Figure 1.

The analog front-end diagram illustrates the architecture of the single-ended to differential converter and antialiasing filter. Figure 40 illustrates the block diagram of the fifth-order delta-sigma modulator and transfer function.

An on-chip reference circuit with two external capacitors provides all the reference voltages which are needed in the ADC portion, and defines the full-scale voltage range of both channels.

An on-chip single-ended to differential signal converter saves the design, space, and extra parts cost of an external signal converter.

Full-differential architecture provides a wide dynamic range and excellent power supply rejection performance.

The input signal is sampled at a ×64 oversampling rate, and an on-chip antialiasing filter eliminates the external sample-hold amplifier. A fifth-order delta-sigma noise shaper, which consists of five integrators using a switched capacitor technique followed by a comparator, shapes the quantization noise generated by the comparator and 1-bit DAC outside the audio signal band.

The high order delta-sigma modulation randomizes the modulator outputs and reduces the idle tone level.

The 64-f<sub>S</sub>, 1-bit stream from the delta-sigma modulator is converted to a 1-f<sub>S</sub>, 24-bit or 16-bit digital signal by removing the high-frequency noise components with a decimation filter.

The dc component of the signal is removed by the HPF, and the HPF output is converted to a time-multiplexed serial signal through the serial interface, which provides flexible serial formats.



Figure 40. Block Diagram of Fifth-Order Delta-Sigma Modulator



## **DAC** portion

The DAC portion is based on the delta-sigma modulator, which consists of an 8-level amplitude quantizer and a 4th-order noise shaper. This section converts the oversampled input data to the 8-level delta-sigma format. A block diagram of the 8-level delta-sigma modulator is shown in Figure 41. This 8-level delta-sigma modulator has the advantage of improved stability and clock jitter over the typical one-bit (2-level) delta-sigma modulator. The combined oversampling rate of the delta-sigma modulator and the internal  $8\times$  interpolation filter is  $64~f_{\rm S}$  for all system clocks. The theoretical quantization noise performance of the 8-level delta-sigma modulator is shown in Figure 42.



Figure 41. 8-Level Delta-Sigma Modulator Block Diagram







Figure 42. Quantization Noise Spectrum (× 64 Oversampling)

Figure 43. Jitter Dependence (× 64 Oversampling)

## system clock

The system clock for the PCM3010 must be  $128\,f_{\rm S}$ ,  $192\,f_{\rm S}$ ,  $256\,f_{\rm S}$ ,  $384\,f_{\rm S}$ ,  $512\,f_{\rm S}$  or  $768\,f_{\rm S}$ , where  $f_{\rm S}$  is the audio sampling rate,  $16\,$  kHz to  $192\,$  kHz. The PCM3010 detects  $128\,f_{\rm S}$ ,  $192\,f_{\rm S}$ ,  $256\,f_{\rm S}$ ,  $384\,f_{\rm S}$ ,  $512\,f_{\rm S}$  or  $768\,f_{\rm S}$  automatically with the built-in circuit. Operation at the 192-kHz sampling rate is available on the DAC only, and when a system clock of  $128\,f_{\rm S}$  or  $192\,f_{\rm S}$  is detected, the ADC is disabled (DOUT = LOW). Table 1 lists the typical system clock frequency, and Figure 44 illustrates the system clock timing.

**Table 1. Typical System Clock** 

| SAMPLING RATE                      | SYSTEM CLOCK FREQUENCY – MHz |         |         |                    |         |                    |  |
|------------------------------------|------------------------------|---------|---------|--------------------|---------|--------------------|--|
| FREQUENCY (f <sub>S</sub> ) – LRCK | 128 f <sub>S</sub>           | 192 fs  | 256 fs  | 384 f <sub>S</sub> | 512 fg  | 768 f <sub>S</sub> |  |
| 32 kHz                             | -                            | -       | 8.192   | 12.288             | 16.384  | 24.576             |  |
| 44.1 kHz                           | -                            | -       | 11.2896 | 16.9344            | 22.5792 | 33.8688            |  |
| 48 kHz                             | -                            | -       | 12.288  | 18.432             | 24.576  | 36.864             |  |
| 96 kHz                             | -                            | -       | 24.576  | 36.864             | 49.152  | _                  |  |
| 192 kHz                            | 24.576†                      | 36.864† | _       | _                  | -       | _                  |  |

<sup>†</sup> DAC only.



## system clock (continued)



|                   | PARAMETER                        | MIN | MAX | UNIT |
|-------------------|----------------------------------|-----|-----|------|
| <sup>t</sup> SCKH | System clock pulse duration HIGH | 8   |     | ns   |
| tSCKL             | System clock pulse duration LOW  | 8   |     | ns   |

Figure 44. System Clock Timing

#### power supply on, external reset, and power down

The PCM3010 has both an internal power-on reset circuit and an external reset circuit. The sequences for both resets are explained as follows.

Figure 45 is the timing diagram for the internal power-on reset. Two power-on reset circuits are implemented for  $V_{CC}1$  and  $V_{DD}$ , respectively. Initialization (reset) occurs automatically when  $V_{CC}1$  and  $V_{DD}$  exceed 4.0 V and 2.2 V, typically.

Internal reset is released 1024 SCKI clock cycles following the release from power-on reset, and the PCM3010 begins normal operation.  $V_{OUT}L$  and  $V_{OUT}R$  from the DAC are forced to the  $V_{COM}$  (= 0.5  $V_{CC}$ 2) level as  $V_{CC}$ 2 rises. When synchronization between SCKI, BCK and LRCK is obtained while  $V_{OUT}L$  and  $V_{OUT}R$  go into the fade sequence and provide outputs corresponding to DIN after  $t_{DACDLY1} = 2100/f_S$  following release from power-on reset. On the other hand, DOUT from the ADC provides an output corresponding to  $V_{IN}L$  and  $V_{IN}R$  after  $t_{ADCDLY1} = 4500/f_S$  following release from power-on reset. If the synchronization is not held, the internal reset is not released and device operation remains in the power-down mode. After resynchronization, the DAC performs the fade-in sequence and the ADC resumes normal operation following internal initialization.

Figure 46 is the external-reset timing diagram. External forced reset, driving the PDWN pin LOW, puts the PCM3010 in the power-down mode, which is its lowest power-dissipation state.

When  $\overline{PDWN}$  transitions from HIGH to LOW while synchronization is maintained between SCKI, BCK, and LRCK, then  $V_{OUT}L$  and  $V_{OUT}R$  are faded out and forced to the  $V_{COM}(=0.5\,V_{CC}2)$  level after  $t_{DACDLY1}=2100/f_S$ . At the same time as the internal reset becomes LOW, DOUT becomes  $\overline{ZERO}$ , the PCM3010 enters into power-down mode. To enter into normal operation mode again, change  $\overline{PDWN}$  to HIGH again. The reset sequence shown in Figure 45 occurs.

#### Notes:

- A large popping noise may be generated on V<sub>OUT</sub>L and V<sub>OUT</sub>R when the power supply is turned off during normal operation.
- 2. To switch PDWN during fade in or fade out causes an immediate change between fade in and fade out.
- 3. To switch the control pins on the fly during normal operation can degrade analog performance. It is recommended that changing control pins, changing clocks, stopping clocks, turning power supplies off, etc., be done in the power-down mode.











Figure 46. DAC Output and ADC Output for External Reset (PDWN Pin)

#### **PCM** audio interface

Digital audio data is interfaced to the PCM3010 on LRCK (pin 10), BCK (pin 11), DIN (pin 12), and DOUT (pin 13). The PCM3010 can accept the following 16-bit and 24-bit formats. These formats are selected through FMT0 (pin 7) and FMT1 (pin 8), as shown in Table 2.

**Table 2. Audio Data Format Select** 

| FMT1 | FMT0 | DAC DATA FORMAT                     | ADC DATA FORMAT                     |
|------|------|-------------------------------------|-------------------------------------|
| LOW  | LOW  | 24-bit, MSB-first, right-justified  | 24-bit, MSB-first, left-justified   |
| LOW  | HIGH | 16-bit, MSB-first, right-justified  | 24-bit, MSB-first, left-justified   |
| HIGH | LOW  | 24-bit, MSB-first, left-justified   | 24-bit, MSB-first, left-justified   |
| HIGH | HIGH | 24-bit, MSB-first, I <sup>2</sup> S | 24-bit, MSB-first, I <sup>2</sup> S |

The PCM3010 accepts two combinations of BCK and LRCK, 64 or 48 clocks of BCK in one clock of LRCK. The following figures illustrate audio data input/output format and timing.

#### FORMAT 0: FMT[1:0] = 00

DAC: 24-Bit, MSB-First, Right-Justified







## FORMAT 1: FMT[1:0] = 01

DAC: 16-Bit, MSB-First, Right-Justified



ADC: 24-Bit, MSB-First, Left-Justified



Figure 47. Audio Data Input/Output Format



## **PCM** audio interface (continued)

## FORMAT 2: FMT[1:0] = 10

DAC: 24-Bit, MSB-First, Left-Justified



ADC: 24-Bit, MSB-First, Left-Justified



## FORMAT 3: FMT[1:0] = 11

DAC: 24-Bit, MSB-First, I<sup>2</sup>S



ADC: 24-Bit, MSB-First, I2S



Figure 48. Audio Data Input/Output Format (Continued)

## PCM audio interface (continued)



|                  | PARAMETER                             | MIN | MAX | UNIT |
|------------------|---------------------------------------|-----|-----|------|
| tBCY             | BCK pulse cycle time                  | 80  |     | ns   |
| <sup>t</sup> BCH | BCK pulse duration, HIGH              | 35  |     | ns   |
| <sup>t</sup> BCL | BCK pulse duration, LOW               | 35  |     | ns   |
| t <sub>BL</sub>  | BCK rising edge to LRCK edge          | 10  |     | ns   |
| t <sub>LB</sub>  | LRCK edge to BCK rising edge          | 10  |     | ns   |
| tLRP             | LRCK pulse duration                   | 2.1 |     | μs   |
| tDIS             | DIN setup time                        | 10  |     | ns   |
| <sup>t</sup> DIH | DIN hold time                         | 10  |     | ns   |
| tCKDO            | DOUT delay time from BCK falling edge |     | 20  | ns   |
| tLRD0            | DOUT delay time from LRCK edge        |     | 20  | ns   |
| t <sub>R</sub>   | Rising time of all signals            |     | 10  | ns   |
| tF               | Falling time of all signals           |     | 10  | ns   |

Figure 49. Audio Data Input/Output Timing

## synchronization with digital audio system

The PCM3010 operates with LRCK and BCK synchronized to the system clock. The PCM3010 does not need a specific phase relationship between LRCK, BCK and the system clock, but does require the synchronization of LRCK, BCK, and the system clock.

If the relationship between system clock and LRCK changes more than  $\pm 6$  BCKs during one sample period due to LRCK jitter, etc., internal operation of DAC halts within  $6/f_S$ , and the analog output is forced to  $0.5 \, V_{CC} 2$  until resynchronization between the system clock, LRCK, and BCK is completed and then  $t_{DACDIY2}$  elapses.

Internal operation of the ADC also halts within 6/f<sub>S</sub>, and the digital output is forced to a ZERO code until resynchronization between the system clock, LRCK, and BCK is completed, and then t<sub>ADCDLY2</sub> elapses.

In the case of changes less than  $\pm 5$  BCKs, resynchronization does not occur and the previously described discontinuity in analog/digital output control does not occur.



## synchronization with digital audio system (continued)

Figure 50 illustrates the DAC analog output and ADC digital output for loss of synchronization.

During undefined data, some noise may be generated in the audio signal. Also, the transition from normal to undefined data and from undefined or zero data to normal creates a data discontinuity on the analog and digital outputs, which may generate some noise in the audio signal.



Figure 50. DAC Output and ADC Output for Lost of Synchronization

## de-emphasis control

**DEMP1**, **DEMP0**: De-emphasis control pins select the de-emphasis mode of the DACs as shown below.

| DEMP1 | DEMP0 | DESCRIPTION             |  |  |  |
|-------|-------|-------------------------|--|--|--|
| LOW   | LOW   | De-emphasis 44.1 kHz ON |  |  |  |
| LOW   | HIGH  | De-emphasis OFF         |  |  |  |
| HIGH  | LOW   | De-emphasis 48 kHz ON   |  |  |  |
| HIGH  | HIGH  | De-emphasis 32 kHz ON   |  |  |  |

#### test control

**TEST:** The TEST pin is used for device testing; it must be connected to DGND for normal operation.



## typical circuit connection

The following figure illustrates typical circuit connection.



NOTES: A. 0.1 μF ceramic and 10 μF electrolytic capacitors typical, depending on power supply quality and pattern layout.

- B.  $0.1 \,\mu\text{F}$  ceramic and  $10 \,\mu\text{F}$  electrolytic capacitors are recommended.
- C. 1  $\mu$ F electrolytic capacitor typical, gives 8-Hz cutoff frequency of input HPF in normal operation and gives settling time with 20 ms (1  $\mu$ F  $\times$  20 k $\Omega$ ) time constant in power ON and power down OFF period.
- D.  $10\,\mu\text{F}$  electrolytic capacitor typical, gives 2-Hz cutoff frequency for  $10\text{-k}\Omega$  post-LPF input resistance in normal operation and gives settling time with  $100\,\text{ms}$  ( $10\,\mu\text{F} \times 10\,\text{k}\Omega$ ) time constant in power ON and power down OFF period.

## design and layout considerations in application

## power supply pins (V<sub>CC</sub>1, V<sub>CC</sub>2, V<sub>DD</sub>)

The digital and analog power supply lines to the PCM3010 should be bypassed to the corresponding ground pins, with 0.1- $\mu$ F ceramic and 10- $\mu$ F electrolytic capacitors as close to the pins as possible to maximize the dynamic performance of the ADC and the DAC.

Although the PCM3010 has three power lines to maximize the potential of dynamic performance, using one common 5-V power supply for  $V_{CC}1$  and  $V_{CC}2$  and a 3.3-V power supply, which is generated from the 5-V  $V_{CC}1$  and  $V_{CC}2$  power supply, for  $V_{DD}$ . This power supply arrangement is recommended to avoid unexpected power supply trouble, like latch-up or power supply sequencing problems.

## grounding (AGND1, AGND2, DGND)

To maximize the dynamic performance of the PCM3010, the analog and digital grounds are not connected internally. These points should have very low impedance to avoid digital noise feeding back into the analog ground. They should be connected directly to each other under the connected parts to reduce the potential for noise problems.



PCM3010

SLES055 - NOVEMBER 2002

## V<sub>IN</sub> pins

A 1- $\mu$ F electrolytic capacitor is recommended as an ac-coupling capacitor, which gives an 8-Hz cutoff frequency. If a higher full-scale input voltage is required, it can be adjusted by adding only one series resistor to each  $V_{IN}$  pin.

## V<sub>REF</sub>1, V<sub>REF</sub>2 pins

A 0.1- $\mu$ F ceramic capacitor and a 10- $\mu$ F electrolytic capacitor are recommended between V<sub>REF</sub>1, V<sub>REF</sub>2, and AGND1 to ensure low source impedance of the ADC references. These capacitors should be located as close as possible to the V<sub>REF</sub>1 and V<sub>REF</sub>2 pins and the AGND1 pin to reduce dynamic errors on the ADC references.

## V<sub>COM</sub> pin

A 0.1- $\mu F$  ceramic capacitor and a 10- $\mu F$  electrolytic capacitor are recommended between  $V_{COM}$  and AGND2 to ensure low source impedance of the DAC common voltage. These capacitors should be located as close as possible to the  $V_{COM}$  pin to reduce dynamic errors on the DAC common voltage.

## system clock

The quality of SCKI may influence dynamic performance, as the PCM3010 (both DAC and ADC) operates based on SCKI. Therefore, it may be necessary to consider the jitter, duty cycle, rise and fall time, etc., of the system clock.

#### reset control

If large capacitors (more than 22  $\mu$ F) are used on V<sub>REF</sub>1, V<sub>REF</sub>2, and V<sub>COM</sub>, external reset control by PDWN = LOW is required after the V<sub>REF</sub>1, V<sub>REF</sub>2, and V<sub>COM</sub> transient response settles.

## external mute control

To eliminate the clicking noise which is generated by DAC output dc level change during power-down ON/OFF control, external mute control is generally required. The recommended control sequence is: external mute ON, codec power down ON, SCKI stop and restart if necessary, codec power down OFF, and external mute OFF.



## **MECHANICAL DATA**

## DB (R-PDSO-G\*\*)

## **PLASTIC SMALL-OUTLINE**

## **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### PACKAGE OPTION ADDENDUM

18-Jul-2006

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| PCM3010DB        | ACTIVE                | SSOP            | DB                 | 24   | 58             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCM3010DBG4      | ACTIVE                | SSOP            | DB                 | 24   | 58             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCM3010DBR       | ACTIVE                | SSOP            | DB                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| PCM3010DBRG4     | ACTIVE                | SSOP            | DB                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE MATERIALS INFORMATION**

13-Jun-2008

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device     |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| PCM3010DBR | SSOP | DB                 | 24 | 2000 | 330.0                    | 17.4                     | 8.5     | 8.6     | 2.4     | 12.0       | 16.0      | Q1               |



## **PACKAGE MATERIALS INFORMATION**

13-Jun-2008



#### \*All dimensions are nominal

| Ī | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | PCM3010DBR | SSOP         | DB              | 24   | 2000 | 336.6       | 336.6      | 28.6        |

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

## **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated



## **OUR CERTIFICATE**

DiGi provide top-quality products and perfect service for customer worldwide through standardization, technological innovation and continuous improvement. DiGi through third-party certification, we striciy control the quality of products and services. Welcome your RFQ to Email: Info@DiGi-Electronics.com

















Tel: +00 852-30501935

RFQ Email: Info@DiGi-Electronics.com